start.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487
  1. /*
  2. * armboot - Startup Code for OMAP3530/ARM Cortex CPU-core
  3. *
  4. * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
  5. *
  6. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  7. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  8. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  9. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  10. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  11. * Copyright (c) 2006-2008 Syed Mohammed Khasim <x0khasim@ti.com>
  12. *
  13. * See file CREDITS for list of people who contributed to this
  14. * project.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. */
  31. #include <asm-offsets.h>
  32. #include <config.h>
  33. #include <version.h>
  34. .globl _start
  35. _start: b reset
  36. ldr pc, _undefined_instruction
  37. ldr pc, _software_interrupt
  38. ldr pc, _prefetch_abort
  39. ldr pc, _data_abort
  40. ldr pc, _not_used
  41. ldr pc, _irq
  42. ldr pc, _fiq
  43. _undefined_instruction: .word undefined_instruction
  44. _software_interrupt: .word software_interrupt
  45. _prefetch_abort: .word prefetch_abort
  46. _data_abort: .word data_abort
  47. _not_used: .word not_used
  48. _irq: .word irq
  49. _fiq: .word fiq
  50. _pad: .word 0x12345678 /* now 16*4=64 */
  51. .global _end_vect
  52. _end_vect:
  53. .balignl 16,0xdeadbeef
  54. /*************************************************************************
  55. *
  56. * Startup Code (reset vector)
  57. *
  58. * do important init only if we don't start from memory!
  59. * setup Memory and board specific bits prior to relocation.
  60. * relocate armboot to ram
  61. * setup stack
  62. *
  63. *************************************************************************/
  64. .globl _TEXT_BASE
  65. _TEXT_BASE:
  66. .word CONFIG_SYS_TEXT_BASE
  67. /*
  68. * These are defined in the board-specific linker script.
  69. */
  70. .globl _bss_start_ofs
  71. _bss_start_ofs:
  72. .word __bss_start - _start
  73. .globl _bss_end_ofs
  74. _bss_end_ofs:
  75. .word _end - _start
  76. #ifdef CONFIG_USE_IRQ
  77. /* IRQ stack memory (calculated at run-time) */
  78. .globl IRQ_STACK_START
  79. IRQ_STACK_START:
  80. .word 0x0badc0de
  81. /* IRQ stack memory (calculated at run-time) */
  82. .globl FIQ_STACK_START
  83. FIQ_STACK_START:
  84. .word 0x0badc0de
  85. #endif
  86. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  87. .globl IRQ_STACK_START_IN
  88. IRQ_STACK_START_IN:
  89. .word 0x0badc0de
  90. /*
  91. * the actual reset code
  92. */
  93. reset:
  94. /*
  95. * set the cpu to SVC32 mode
  96. */
  97. mrs r0, cpsr
  98. bic r0, r0, #0x1f
  99. orr r0, r0, #0xd3
  100. msr cpsr,r0
  101. #if (CONFIG_OMAP34XX)
  102. /* Copy vectors to mask ROM indirect addr */
  103. adr r0, _start @ r0 <- current position of code
  104. add r0, r0, #4 @ skip reset vector
  105. mov r2, #64 @ r2 <- size to copy
  106. add r2, r0, r2 @ r2 <- source end address
  107. mov r1, #SRAM_OFFSET0 @ build vect addr
  108. mov r3, #SRAM_OFFSET1
  109. add r1, r1, r3
  110. mov r3, #SRAM_OFFSET2
  111. add r1, r1, r3
  112. next:
  113. ldmia r0!, {r3 - r10} @ copy from source address [r0]
  114. stmia r1!, {r3 - r10} @ copy to target address [r1]
  115. cmp r0, r2 @ until source end address [r2]
  116. bne next @ loop until equal */
  117. #if !defined(CONFIG_SYS_NAND_BOOT) && !defined(CONFIG_SYS_ONENAND_BOOT)
  118. /* No need to copy/exec the clock code - DPLL adjust already done
  119. * in NAND/oneNAND Boot.
  120. */
  121. bl cpy_clk_code @ put dpll adjust code behind vectors
  122. #endif /* NAND Boot */
  123. #endif
  124. /* the mask ROM code should have PLL and others stable */
  125. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  126. bl cpu_init_crit
  127. #endif
  128. /* Set stackpointer in internal RAM to call board_init_f */
  129. call_board_init_f:
  130. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  131. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  132. ldr r0,=0x00000000
  133. bl board_init_f
  134. /*------------------------------------------------------------------------------*/
  135. /*
  136. * void relocate_code (addr_sp, gd, addr_moni)
  137. *
  138. * This "function" does not return, instead it continues in RAM
  139. * after relocating the monitor code.
  140. *
  141. */
  142. .globl relocate_code
  143. relocate_code:
  144. mov r4, r0 /* save addr_sp */
  145. mov r5, r1 /* save addr of gd */
  146. mov r6, r2 /* save addr of destination */
  147. /* Set up the stack */
  148. stack_setup:
  149. mov sp, r4
  150. adr r0, _start
  151. cmp r0, r6
  152. #ifndef CONFIG_PRELOADER
  153. beq jump_2_ram
  154. #endif
  155. mov r1, r6 /* r1 <- scratch for copy_loop */
  156. ldr r2, _TEXT_BASE
  157. ldr r3, _bss_start_ofs
  158. add r2, r0, r3 /* r2 <- source end address */
  159. copy_loop:
  160. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  161. stmia r1!, {r9-r10} /* copy to target address [r1] */
  162. cmp r0, r2 /* until source end address [r2] */
  163. blo copy_loop
  164. #ifndef CONFIG_PRELOADER
  165. /*
  166. * fix .rel.dyn relocations
  167. */
  168. ldr r0, _TEXT_BASE /* r0 <- Text base */
  169. sub r9, r6, r0 /* r9 <- relocation offset */
  170. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  171. add r10, r10, r0 /* r10 <- sym table in FLASH */
  172. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  173. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  174. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  175. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  176. fixloop:
  177. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  178. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  179. ldr r1, [r2, #4]
  180. and r7, r1, #0xff
  181. cmp r7, #23 /* relative fixup? */
  182. beq fixrel
  183. cmp r7, #2 /* absolute fixup? */
  184. beq fixabs
  185. /* ignore unknown type of fixup */
  186. b fixnext
  187. fixabs:
  188. /* absolute fix: set location to (offset) symbol value */
  189. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  190. add r1, r10, r1 /* r1 <- address of symbol in table */
  191. ldr r1, [r1, #4] /* r1 <- symbol value */
  192. add r1, r9 /* r1 <- relocated sym addr */
  193. b fixnext
  194. fixrel:
  195. /* relative fix: increase location by offset */
  196. ldr r1, [r0]
  197. add r1, r1, r9
  198. fixnext:
  199. str r1, [r0]
  200. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  201. cmp r2, r3
  202. blo fixloop
  203. clear_bss:
  204. ldr r0, _bss_start_ofs
  205. ldr r1, _bss_end_ofs
  206. ldr r3, _TEXT_BASE /* Text base */
  207. mov r4, r6 /* reloc addr */
  208. add r0, r0, r4
  209. add r1, r1, r4
  210. mov r2, #0x00000000 /* clear */
  211. clbss_l:str r2, [r0] /* clear loop... */
  212. add r0, r0, #4
  213. cmp r0, r1
  214. bne clbss_l
  215. #endif /* #ifndef CONFIG_PRELOADER */
  216. /*
  217. * We are done. Do not return, instead branch to second part of board
  218. * initialization, now running from RAM.
  219. */
  220. jump_2_ram:
  221. ldr r0, _board_init_r_ofs
  222. adr r1, _start
  223. add lr, r0, r1
  224. add lr, lr, r9
  225. /* setup parameters for board_init_r */
  226. mov r0, r5 /* gd_t */
  227. mov r1, r6 /* dest_addr */
  228. /* jump to it ... */
  229. mov pc, lr
  230. _board_init_r_ofs:
  231. .word board_init_r - _start
  232. _rel_dyn_start_ofs:
  233. .word __rel_dyn_start - _start
  234. _rel_dyn_end_ofs:
  235. .word __rel_dyn_end - _start
  236. _dynsym_start_ofs:
  237. .word __dynsym_start - _start
  238. /*************************************************************************
  239. *
  240. * CPU_init_critical registers
  241. *
  242. * setup important registers
  243. * setup memory timing
  244. *
  245. *************************************************************************/
  246. cpu_init_crit:
  247. /*
  248. * Invalidate L1 I/D
  249. */
  250. mov r0, #0 @ set up for MCR
  251. mcr p15, 0, r0, c8, c7, 0 @ invalidate TLBs
  252. mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
  253. /*
  254. * disable MMU stuff and caches
  255. */
  256. mrc p15, 0, r0, c1, c0, 0
  257. bic r0, r0, #0x00002000 @ clear bits 13 (--V-)
  258. bic r0, r0, #0x00000007 @ clear bits 2:0 (-CAM)
  259. orr r0, r0, #0x00000002 @ set bit 1 (--A-) Align
  260. orr r0, r0, #0x00000800 @ set bit 12 (Z---) BTB
  261. mcr p15, 0, r0, c1, c0, 0
  262. /*
  263. * Jump to board specific initialization...
  264. * The Mask ROM will have already initialized
  265. * basic memory. Go here to bump up clock rate and handle
  266. * wake up conditions.
  267. */
  268. mov ip, lr @ persevere link reg across call
  269. bl lowlevel_init @ go setup pll,mux,memory
  270. mov lr, ip @ restore link
  271. mov pc, lr @ back to my caller
  272. /*
  273. *************************************************************************
  274. *
  275. * Interrupt handling
  276. *
  277. *************************************************************************
  278. */
  279. @
  280. @ IRQ stack frame.
  281. @
  282. #define S_FRAME_SIZE 72
  283. #define S_OLD_R0 68
  284. #define S_PSR 64
  285. #define S_PC 60
  286. #define S_LR 56
  287. #define S_SP 52
  288. #define S_IP 48
  289. #define S_FP 44
  290. #define S_R10 40
  291. #define S_R9 36
  292. #define S_R8 32
  293. #define S_R7 28
  294. #define S_R6 24
  295. #define S_R5 20
  296. #define S_R4 16
  297. #define S_R3 12
  298. #define S_R2 8
  299. #define S_R1 4
  300. #define S_R0 0
  301. #define MODE_SVC 0x13
  302. #define I_BIT 0x80
  303. /*
  304. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  305. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  306. */
  307. .macro bad_save_user_regs
  308. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current
  309. @ user stack
  310. stmia sp, {r0 - r12} @ Save user registers (now in
  311. @ svc mode) r0-r12
  312. ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort
  313. @ stack
  314. ldmia r2, {r2 - r3} @ get values for "aborted" pc
  315. @ and cpsr (into parm regs)
  316. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  317. add r5, sp, #S_SP
  318. mov r1, lr
  319. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  320. mov r0, sp @ save current stack into r0
  321. @ (param register)
  322. .endm
  323. .macro irq_save_user_regs
  324. sub sp, sp, #S_FRAME_SIZE
  325. stmia sp, {r0 - r12} @ Calling r0-r12
  326. add r8, sp, #S_PC @ !! R8 NEEDS to be saved !!
  327. @ a reserved stack spot would
  328. @ be good.
  329. stmdb r8, {sp, lr}^ @ Calling SP, LR
  330. str lr, [r8, #0] @ Save calling PC
  331. mrs r6, spsr
  332. str r6, [r8, #4] @ Save CPSR
  333. str r0, [r8, #8] @ Save OLD_R0
  334. mov r0, sp
  335. .endm
  336. .macro irq_restore_user_regs
  337. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  338. mov r0, r0
  339. ldr lr, [sp, #S_PC] @ Get PC
  340. add sp, sp, #S_FRAME_SIZE
  341. subs pc, lr, #4 @ return & move spsr_svc into
  342. @ cpsr
  343. .endm
  344. .macro get_bad_stack
  345. ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter
  346. @ in banked mode)
  347. str lr, [r13] @ save caller lr in position 0
  348. @ of saved stack
  349. mrs lr, spsr @ get the spsr
  350. str lr, [r13, #4] @ save spsr in position 1 of
  351. @ saved stack
  352. mov r13, #MODE_SVC @ prepare SVC-Mode
  353. @ msr spsr_c, r13
  354. msr spsr, r13 @ switch modes, make sure
  355. @ moves will execute
  356. mov lr, pc @ capture return pc
  357. movs pc, lr @ jump to next instruction &
  358. @ switch modes.
  359. .endm
  360. .macro get_bad_stack_swi
  361. sub r13, r13, #4 @ space on current stack for
  362. @ scratch reg.
  363. str r0, [r13] @ save R0's value.
  364. ldr r0, IRQ_STACK_START_IN @ get data regions start
  365. @ spots for abort stack
  366. str lr, [r0] @ save caller lr in position 0
  367. @ of saved stack
  368. mrs r0, spsr @ get the spsr
  369. str lr, [r0, #4] @ save spsr in position 1 of
  370. @ saved stack
  371. ldr r0, [r13] @ restore r0
  372. add r13, r13, #4 @ pop stack entry
  373. .endm
  374. .macro get_irq_stack @ setup IRQ stack
  375. ldr sp, IRQ_STACK_START
  376. .endm
  377. .macro get_fiq_stack @ setup FIQ stack
  378. ldr sp, FIQ_STACK_START
  379. .endm
  380. /*
  381. * exception handlers
  382. */
  383. .align 5
  384. undefined_instruction:
  385. get_bad_stack
  386. bad_save_user_regs
  387. bl do_undefined_instruction
  388. .align 5
  389. software_interrupt:
  390. get_bad_stack_swi
  391. bad_save_user_regs
  392. bl do_software_interrupt
  393. .align 5
  394. prefetch_abort:
  395. get_bad_stack
  396. bad_save_user_regs
  397. bl do_prefetch_abort
  398. .align 5
  399. data_abort:
  400. get_bad_stack
  401. bad_save_user_regs
  402. bl do_data_abort
  403. .align 5
  404. not_used:
  405. get_bad_stack
  406. bad_save_user_regs
  407. bl do_not_used
  408. #ifdef CONFIG_USE_IRQ
  409. .align 5
  410. irq:
  411. get_irq_stack
  412. irq_save_user_regs
  413. bl do_irq
  414. irq_restore_user_regs
  415. .align 5
  416. fiq:
  417. get_fiq_stack
  418. /* someone ought to write a more effective fiq_save_user_regs */
  419. irq_save_user_regs
  420. bl do_fiq
  421. irq_restore_user_regs
  422. #else
  423. .align 5
  424. irq:
  425. get_bad_stack
  426. bad_save_user_regs
  427. bl do_irq
  428. .align 5
  429. fiq:
  430. get_bad_stack
  431. bad_save_user_regs
  432. bl do_fiq
  433. #endif