ctrl_regs.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387
  1. /*
  2. * Copyright 2008-2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
  8. * Based on code from spd_sdram.c
  9. * Author: James Yang [at freescale.com]
  10. */
  11. #include <common.h>
  12. #include <fsl_ddr_sdram.h>
  13. #include <fsl_ddr.h>
  14. #include <fsl_immap.h>
  15. #include <asm/io.h>
  16. unsigned int picos_to_mclk(unsigned int picos);
  17. /*
  18. * Determine Rtt value.
  19. *
  20. * This should likely be either board or controller specific.
  21. *
  22. * Rtt(nominal) - DDR2:
  23. * 0 = Rtt disabled
  24. * 1 = 75 ohm
  25. * 2 = 150 ohm
  26. * 3 = 50 ohm
  27. * Rtt(nominal) - DDR3:
  28. * 0 = Rtt disabled
  29. * 1 = 60 ohm
  30. * 2 = 120 ohm
  31. * 3 = 40 ohm
  32. * 4 = 20 ohm
  33. * 5 = 30 ohm
  34. *
  35. * FIXME: Apparently 8641 needs a value of 2
  36. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  37. *
  38. * FIXME: There was some effort down this line earlier:
  39. *
  40. * unsigned int i;
  41. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  42. * if (popts->dimmslot[i].num_valid_cs
  43. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  44. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  45. * rtt = 2;
  46. * break;
  47. * }
  48. * }
  49. */
  50. static inline int fsl_ddr_get_rtt(void)
  51. {
  52. int rtt;
  53. #if defined(CONFIG_SYS_FSL_DDR1)
  54. rtt = 0;
  55. #elif defined(CONFIG_SYS_FSL_DDR2)
  56. rtt = 3;
  57. #else
  58. rtt = 0;
  59. #endif
  60. return rtt;
  61. }
  62. #ifdef CONFIG_SYS_FSL_DDR4
  63. /*
  64. * compute CAS write latency according to DDR4 spec
  65. * CWL = 9 for <= 1600MT/s
  66. * 10 for <= 1866MT/s
  67. * 11 for <= 2133MT/s
  68. * 12 for <= 2400MT/s
  69. * 14 for <= 2667MT/s
  70. * 16 for <= 2933MT/s
  71. * 18 for higher
  72. */
  73. static inline unsigned int compute_cas_write_latency(void)
  74. {
  75. unsigned int cwl;
  76. const unsigned int mclk_ps = get_memory_clk_period_ps();
  77. if (mclk_ps >= 1250)
  78. cwl = 9;
  79. else if (mclk_ps >= 1070)
  80. cwl = 10;
  81. else if (mclk_ps >= 935)
  82. cwl = 11;
  83. else if (mclk_ps >= 833)
  84. cwl = 12;
  85. else if (mclk_ps >= 750)
  86. cwl = 14;
  87. else if (mclk_ps >= 681)
  88. cwl = 16;
  89. else
  90. cwl = 18;
  91. return cwl;
  92. }
  93. #else
  94. /*
  95. * compute the CAS write latency according to DDR3 spec
  96. * CWL = 5 if tCK >= 2.5ns
  97. * 6 if 2.5ns > tCK >= 1.875ns
  98. * 7 if 1.875ns > tCK >= 1.5ns
  99. * 8 if 1.5ns > tCK >= 1.25ns
  100. * 9 if 1.25ns > tCK >= 1.07ns
  101. * 10 if 1.07ns > tCK >= 0.935ns
  102. * 11 if 0.935ns > tCK >= 0.833ns
  103. * 12 if 0.833ns > tCK >= 0.75ns
  104. */
  105. static inline unsigned int compute_cas_write_latency(void)
  106. {
  107. unsigned int cwl;
  108. const unsigned int mclk_ps = get_memory_clk_period_ps();
  109. if (mclk_ps >= 2500)
  110. cwl = 5;
  111. else if (mclk_ps >= 1875)
  112. cwl = 6;
  113. else if (mclk_ps >= 1500)
  114. cwl = 7;
  115. else if (mclk_ps >= 1250)
  116. cwl = 8;
  117. else if (mclk_ps >= 1070)
  118. cwl = 9;
  119. else if (mclk_ps >= 935)
  120. cwl = 10;
  121. else if (mclk_ps >= 833)
  122. cwl = 11;
  123. else if (mclk_ps >= 750)
  124. cwl = 12;
  125. else {
  126. cwl = 12;
  127. printf("Warning: CWL is out of range\n");
  128. }
  129. return cwl;
  130. }
  131. #endif
  132. /* Chip Select Configuration (CSn_CONFIG) */
  133. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  134. const memctl_options_t *popts,
  135. const dimm_params_t *dimm_params)
  136. {
  137. unsigned int cs_n_en = 0; /* Chip Select enable */
  138. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  139. unsigned int intlv_ctl = 0; /* Interleaving control */
  140. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  141. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  142. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  143. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  144. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  145. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  146. int go_config = 0;
  147. #ifdef CONFIG_SYS_FSL_DDR4
  148. unsigned int bg_bits_cs_n = 0; /* Num of bank group bits */
  149. #else
  150. unsigned int n_banks_per_sdram_device;
  151. #endif
  152. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  153. switch (i) {
  154. case 0:
  155. if (dimm_params[dimm_number].n_ranks > 0) {
  156. go_config = 1;
  157. /* These fields only available in CS0_CONFIG */
  158. if (!popts->memctl_interleaving)
  159. break;
  160. switch (popts->memctl_interleaving_mode) {
  161. case FSL_DDR_256B_INTERLEAVING:
  162. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  163. case FSL_DDR_PAGE_INTERLEAVING:
  164. case FSL_DDR_BANK_INTERLEAVING:
  165. case FSL_DDR_SUPERBANK_INTERLEAVING:
  166. intlv_en = popts->memctl_interleaving;
  167. intlv_ctl = popts->memctl_interleaving_mode;
  168. break;
  169. default:
  170. break;
  171. }
  172. }
  173. break;
  174. case 1:
  175. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  176. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  177. go_config = 1;
  178. break;
  179. case 2:
  180. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  181. (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0))
  182. go_config = 1;
  183. break;
  184. case 3:
  185. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  186. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  187. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  188. go_config = 1;
  189. break;
  190. default:
  191. break;
  192. }
  193. if (go_config) {
  194. cs_n_en = 1;
  195. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  196. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  197. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  198. #ifdef CONFIG_SYS_FSL_DDR4
  199. ba_bits_cs_n = dimm_params[dimm_number].bank_addr_bits;
  200. bg_bits_cs_n = dimm_params[dimm_number].bank_group_bits;
  201. #else
  202. n_banks_per_sdram_device
  203. = dimm_params[dimm_number].n_banks_per_sdram_device;
  204. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  205. #endif
  206. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  207. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  208. }
  209. ddr->cs[i].config = (0
  210. | ((cs_n_en & 0x1) << 31)
  211. | ((intlv_en & 0x3) << 29)
  212. | ((intlv_ctl & 0xf) << 24)
  213. | ((ap_n_en & 0x1) << 23)
  214. /* XXX: some implementation only have 1 bit starting at left */
  215. | ((odt_rd_cfg & 0x7) << 20)
  216. /* XXX: Some implementation only have 1 bit starting at left */
  217. | ((odt_wr_cfg & 0x7) << 16)
  218. | ((ba_bits_cs_n & 0x3) << 14)
  219. | ((row_bits_cs_n & 0x7) << 8)
  220. #ifdef CONFIG_SYS_FSL_DDR4
  221. | ((bg_bits_cs_n & 0x3) << 4)
  222. #endif
  223. | ((col_bits_cs_n & 0x7) << 0)
  224. );
  225. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  226. }
  227. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  228. /* FIXME: 8572 */
  229. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  230. {
  231. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  232. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  233. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  234. }
  235. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  236. #if !defined(CONFIG_SYS_FSL_DDR1)
  237. /*
  238. * Check DIMM configuration, return 2 if quad-rank or two dual-rank
  239. * Return 1 if other two slots configuration. Return 0 if single slot.
  240. */
  241. static inline int avoid_odt_overlap(const dimm_params_t *dimm_params)
  242. {
  243. #if CONFIG_DIMM_SLOTS_PER_CTLR == 1
  244. if (dimm_params[0].n_ranks == 4)
  245. return 2;
  246. #endif
  247. #if CONFIG_DIMM_SLOTS_PER_CTLR == 2
  248. if ((dimm_params[0].n_ranks == 2) &&
  249. (dimm_params[1].n_ranks == 2))
  250. return 2;
  251. #ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
  252. if (dimm_params[0].n_ranks == 4)
  253. return 2;
  254. #endif
  255. if ((dimm_params[0].n_ranks != 0) &&
  256. (dimm_params[2].n_ranks != 0))
  257. return 1;
  258. #endif
  259. return 0;
  260. }
  261. /*
  262. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  263. *
  264. * Avoid writing for DDR I. The new PQ38 DDR controller
  265. * dreams up non-zero default values to be backwards compatible.
  266. */
  267. static void set_timing_cfg_0(fsl_ddr_cfg_regs_t *ddr,
  268. const memctl_options_t *popts,
  269. const dimm_params_t *dimm_params)
  270. {
  271. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  272. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  273. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  274. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  275. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  276. /* Active powerdown exit timing (tXARD and tXARDS). */
  277. unsigned char act_pd_exit_mclk;
  278. /* Precharge powerdown exit timing (tXP). */
  279. unsigned char pre_pd_exit_mclk;
  280. /* ODT powerdown exit timing (tAXPD). */
  281. unsigned char taxpd_mclk = 0;
  282. /* Mode register set cycle time (tMRD). */
  283. unsigned char tmrd_mclk;
  284. #if defined(CONFIG_SYS_FSL_DDR4) || defined(CONFIG_SYS_FSL_DDR3)
  285. const unsigned int mclk_ps = get_memory_clk_period_ps();
  286. #endif
  287. #ifdef CONFIG_SYS_FSL_DDR4
  288. /* tXP=max(4nCK, 6ns) */
  289. int txp = max((int)mclk_ps * 4, 6000); /* unit=ps */
  290. trwt_mclk = 2;
  291. twrt_mclk = 1;
  292. act_pd_exit_mclk = picos_to_mclk(txp);
  293. pre_pd_exit_mclk = act_pd_exit_mclk;
  294. /*
  295. * MRS_CYC = max(tMRD, tMOD)
  296. * tMRD = 8nCK, tMOD = max(24nCK, 15ns)
  297. */
  298. tmrd_mclk = max(24U, picos_to_mclk(15000));
  299. #elif defined(CONFIG_SYS_FSL_DDR3)
  300. unsigned int data_rate = get_ddr_freq(0);
  301. int txp;
  302. unsigned int ip_rev;
  303. int odt_overlap;
  304. /*
  305. * (tXARD and tXARDS). Empirical?
  306. * The DDR3 spec has not tXARD,
  307. * we use the tXP instead of it.
  308. * tXP=max(3nCK, 7.5ns) for DDR3-800, 1066
  309. * max(3nCK, 6ns) for DDR3-1333, 1600, 1866, 2133
  310. * spec has not the tAXPD, we use
  311. * tAXPD=1, need design to confirm.
  312. */
  313. txp = max((int)mclk_ps * 3, (mclk_ps > 1540 ? 7500 : 6000));
  314. ip_rev = fsl_ddr_get_version();
  315. if (ip_rev >= 0x40700) {
  316. /*
  317. * MRS_CYC = max(tMRD, tMOD)
  318. * tMRD = 4nCK (8nCK for RDIMM)
  319. * tMOD = max(12nCK, 15ns)
  320. */
  321. tmrd_mclk = max((unsigned int)12, picos_to_mclk(15000));
  322. } else {
  323. /*
  324. * MRS_CYC = tMRD
  325. * tMRD = 4nCK (8nCK for RDIMM)
  326. */
  327. if (popts->registered_dimm_en)
  328. tmrd_mclk = 8;
  329. else
  330. tmrd_mclk = 4;
  331. }
  332. /* set the turnaround time */
  333. /*
  334. * for single quad-rank DIMM and two-slot DIMMs
  335. * to avoid ODT overlap
  336. */
  337. odt_overlap = avoid_odt_overlap(dimm_params);
  338. switch (odt_overlap) {
  339. case 2:
  340. twwt_mclk = 2;
  341. trrt_mclk = 1;
  342. break;
  343. case 1:
  344. twwt_mclk = 1;
  345. trrt_mclk = 0;
  346. break;
  347. default:
  348. break;
  349. }
  350. /* for faster clock, need more time for data setup */
  351. trwt_mclk = (data_rate/1000000 > 1800) ? 2 : 1;
  352. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  353. twrt_mclk = 1;
  354. if (popts->dynamic_power == 0) { /* powerdown is not used */
  355. act_pd_exit_mclk = 1;
  356. pre_pd_exit_mclk = 1;
  357. taxpd_mclk = 1;
  358. } else {
  359. /* act_pd_exit_mclk = tXARD, see above */
  360. act_pd_exit_mclk = picos_to_mclk(txp);
  361. /* Mode register MR0[A12] is '1' - fast exit */
  362. pre_pd_exit_mclk = act_pd_exit_mclk;
  363. taxpd_mclk = 1;
  364. }
  365. #else /* CONFIG_SYS_FSL_DDR2 */
  366. /*
  367. * (tXARD and tXARDS). Empirical?
  368. * tXARD = 2 for DDR2
  369. * tXP=2
  370. * tAXPD=8
  371. */
  372. act_pd_exit_mclk = 2;
  373. pre_pd_exit_mclk = 2;
  374. taxpd_mclk = 8;
  375. tmrd_mclk = 2;
  376. #endif
  377. if (popts->trwt_override)
  378. trwt_mclk = popts->trwt;
  379. ddr->timing_cfg_0 = (0
  380. | ((trwt_mclk & 0x3) << 30) /* RWT */
  381. | ((twrt_mclk & 0x3) << 28) /* WRT */
  382. | ((trrt_mclk & 0x3) << 26) /* RRT */
  383. | ((twwt_mclk & 0x3) << 24) /* WWT */
  384. | ((act_pd_exit_mclk & 0xf) << 20) /* ACT_PD_EXIT */
  385. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  386. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  387. | ((tmrd_mclk & 0x1f) << 0) /* MRS_CYC */
  388. );
  389. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  390. }
  391. #endif /* !defined(CONFIG_SYS_FSL_DDR1) */
  392. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  393. static void set_timing_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  394. const memctl_options_t *popts,
  395. const common_timing_params_t *common_dimm,
  396. unsigned int cas_latency,
  397. unsigned int additive_latency)
  398. {
  399. /* Extended precharge to activate interval (tRP) */
  400. unsigned int ext_pretoact = 0;
  401. /* Extended Activate to precharge interval (tRAS) */
  402. unsigned int ext_acttopre = 0;
  403. /* Extended activate to read/write interval (tRCD) */
  404. unsigned int ext_acttorw = 0;
  405. /* Extended refresh recovery time (tRFC) */
  406. unsigned int ext_refrec;
  407. /* Extended MCAS latency from READ cmd */
  408. unsigned int ext_caslat = 0;
  409. /* Extended additive latency */
  410. unsigned int ext_add_lat = 0;
  411. /* Extended last data to precharge interval (tWR) */
  412. unsigned int ext_wrrec = 0;
  413. /* Control Adjust */
  414. unsigned int cntl_adj = 0;
  415. ext_pretoact = picos_to_mclk(common_dimm->trp_ps) >> 4;
  416. ext_acttopre = picos_to_mclk(common_dimm->tras_ps) >> 4;
  417. ext_acttorw = picos_to_mclk(common_dimm->trcd_ps) >> 4;
  418. ext_caslat = (2 * cas_latency - 1) >> 4;
  419. ext_add_lat = additive_latency >> 4;
  420. #ifdef CONFIG_SYS_FSL_DDR4
  421. ext_refrec = (picos_to_mclk(common_dimm->trfc1_ps) - 8) >> 4;
  422. #else
  423. ext_refrec = (picos_to_mclk(common_dimm->trfc_ps) - 8) >> 4;
  424. /* ext_wrrec only deals with 16 clock and above, or 14 with OTF */
  425. #endif
  426. ext_wrrec = (picos_to_mclk(common_dimm->twr_ps) +
  427. (popts->otf_burst_chop_en ? 2 : 0)) >> 4;
  428. ddr->timing_cfg_3 = (0
  429. | ((ext_pretoact & 0x1) << 28)
  430. | ((ext_acttopre & 0x3) << 24)
  431. | ((ext_acttorw & 0x1) << 22)
  432. | ((ext_refrec & 0x1F) << 16)
  433. | ((ext_caslat & 0x3) << 12)
  434. | ((ext_add_lat & 0x1) << 10)
  435. | ((ext_wrrec & 0x1) << 8)
  436. | ((cntl_adj & 0x7) << 0)
  437. );
  438. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  439. }
  440. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  441. static void set_timing_cfg_1(fsl_ddr_cfg_regs_t *ddr,
  442. const memctl_options_t *popts,
  443. const common_timing_params_t *common_dimm,
  444. unsigned int cas_latency)
  445. {
  446. /* Precharge-to-activate interval (tRP) */
  447. unsigned char pretoact_mclk;
  448. /* Activate to precharge interval (tRAS) */
  449. unsigned char acttopre_mclk;
  450. /* Activate to read/write interval (tRCD) */
  451. unsigned char acttorw_mclk;
  452. /* CASLAT */
  453. unsigned char caslat_ctrl;
  454. /* Refresh recovery time (tRFC) ; trfc_low */
  455. unsigned char refrec_ctrl;
  456. /* Last data to precharge minimum interval (tWR) */
  457. unsigned char wrrec_mclk;
  458. /* Activate-to-activate interval (tRRD) */
  459. unsigned char acttoact_mclk;
  460. /* Last write data pair to read command issue interval (tWTR) */
  461. unsigned char wrtord_mclk;
  462. #ifdef CONFIG_SYS_FSL_DDR4
  463. /* DDR4 supports 10, 12, 14, 16, 18, 20, 24 */
  464. static const u8 wrrec_table[] = {
  465. 10, 10, 10, 10, 10,
  466. 10, 10, 10, 10, 10,
  467. 12, 12, 14, 14, 16,
  468. 16, 18, 18, 20, 20,
  469. 24, 24, 24, 24};
  470. #else
  471. /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
  472. static const u8 wrrec_table[] = {
  473. 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
  474. #endif
  475. pretoact_mclk = picos_to_mclk(common_dimm->trp_ps);
  476. acttopre_mclk = picos_to_mclk(common_dimm->tras_ps);
  477. acttorw_mclk = picos_to_mclk(common_dimm->trcd_ps);
  478. /*
  479. * Translate CAS Latency to a DDR controller field value:
  480. *
  481. * CAS Lat DDR I DDR II Ctrl
  482. * Clocks SPD Bit SPD Bit Value
  483. * ------- ------- ------- -----
  484. * 1.0 0 0001
  485. * 1.5 1 0010
  486. * 2.0 2 2 0011
  487. * 2.5 3 0100
  488. * 3.0 4 3 0101
  489. * 3.5 5 0110
  490. * 4.0 4 0111
  491. * 4.5 1000
  492. * 5.0 5 1001
  493. */
  494. #if defined(CONFIG_SYS_FSL_DDR1)
  495. caslat_ctrl = (cas_latency + 1) & 0x07;
  496. #elif defined(CONFIG_SYS_FSL_DDR2)
  497. caslat_ctrl = 2 * cas_latency - 1;
  498. #else
  499. /*
  500. * if the CAS latency more than 8 cycle,
  501. * we need set extend bit for it at
  502. * TIMING_CFG_3[EXT_CASLAT]
  503. */
  504. if (fsl_ddr_get_version() <= 0x40400)
  505. caslat_ctrl = 2 * cas_latency - 1;
  506. else
  507. caslat_ctrl = (cas_latency - 1) << 1;
  508. #endif
  509. #ifdef CONFIG_SYS_FSL_DDR4
  510. refrec_ctrl = picos_to_mclk(common_dimm->trfc1_ps) - 8;
  511. wrrec_mclk = picos_to_mclk(common_dimm->twr_ps);
  512. acttoact_mclk = max(picos_to_mclk(common_dimm->trrds_ps), 4U);
  513. wrtord_mclk = max(2U, picos_to_mclk(2500));
  514. if ((wrrec_mclk < 1) || (wrrec_mclk > 24))
  515. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  516. else
  517. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  518. #else
  519. refrec_ctrl = picos_to_mclk(common_dimm->trfc_ps) - 8;
  520. wrrec_mclk = picos_to_mclk(common_dimm->twr_ps);
  521. acttoact_mclk = picos_to_mclk(common_dimm->trrd_ps);
  522. wrtord_mclk = picos_to_mclk(common_dimm->twtr_ps);
  523. if ((wrrec_mclk < 1) || (wrrec_mclk > 16))
  524. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  525. else
  526. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  527. #endif
  528. if (popts->otf_burst_chop_en)
  529. wrrec_mclk += 2;
  530. /*
  531. * JEDEC has min requirement for tRRD
  532. */
  533. #if defined(CONFIG_SYS_FSL_DDR3)
  534. if (acttoact_mclk < 4)
  535. acttoact_mclk = 4;
  536. #endif
  537. /*
  538. * JEDEC has some min requirements for tWTR
  539. */
  540. #if defined(CONFIG_SYS_FSL_DDR2)
  541. if (wrtord_mclk < 2)
  542. wrtord_mclk = 2;
  543. #elif defined(CONFIG_SYS_FSL_DDR3)
  544. if (wrtord_mclk < 4)
  545. wrtord_mclk = 4;
  546. #endif
  547. if (popts->otf_burst_chop_en)
  548. wrtord_mclk += 2;
  549. ddr->timing_cfg_1 = (0
  550. | ((pretoact_mclk & 0x0F) << 28)
  551. | ((acttopre_mclk & 0x0F) << 24)
  552. | ((acttorw_mclk & 0xF) << 20)
  553. | ((caslat_ctrl & 0xF) << 16)
  554. | ((refrec_ctrl & 0xF) << 12)
  555. | ((wrrec_mclk & 0x0F) << 8)
  556. | ((acttoact_mclk & 0x0F) << 4)
  557. | ((wrtord_mclk & 0x0F) << 0)
  558. );
  559. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  560. }
  561. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  562. static void set_timing_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  563. const memctl_options_t *popts,
  564. const common_timing_params_t *common_dimm,
  565. unsigned int cas_latency,
  566. unsigned int additive_latency)
  567. {
  568. /* Additive latency */
  569. unsigned char add_lat_mclk;
  570. /* CAS-to-preamble override */
  571. unsigned short cpo;
  572. /* Write latency */
  573. unsigned char wr_lat;
  574. /* Read to precharge (tRTP) */
  575. unsigned char rd_to_pre;
  576. /* Write command to write data strobe timing adjustment */
  577. unsigned char wr_data_delay;
  578. /* Minimum CKE pulse width (tCKE) */
  579. unsigned char cke_pls;
  580. /* Window for four activates (tFAW) */
  581. unsigned short four_act;
  582. #ifdef CONFIG_SYS_FSL_DDR3
  583. const unsigned int mclk_ps = get_memory_clk_period_ps();
  584. #endif
  585. /* FIXME add check that this must be less than acttorw_mclk */
  586. add_lat_mclk = additive_latency;
  587. cpo = popts->cpo_override;
  588. #if defined(CONFIG_SYS_FSL_DDR1)
  589. /*
  590. * This is a lie. It should really be 1, but if it is
  591. * set to 1, bits overlap into the old controller's
  592. * otherwise unused ACSM field. If we leave it 0, then
  593. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  594. */
  595. wr_lat = 0;
  596. #elif defined(CONFIG_SYS_FSL_DDR2)
  597. wr_lat = cas_latency - 1;
  598. #else
  599. wr_lat = compute_cas_write_latency();
  600. #endif
  601. #ifdef CONFIG_SYS_FSL_DDR4
  602. rd_to_pre = picos_to_mclk(7500);
  603. #else
  604. rd_to_pre = picos_to_mclk(common_dimm->trtp_ps);
  605. #endif
  606. /*
  607. * JEDEC has some min requirements for tRTP
  608. */
  609. #if defined(CONFIG_SYS_FSL_DDR2)
  610. if (rd_to_pre < 2)
  611. rd_to_pre = 2;
  612. #elif defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  613. if (rd_to_pre < 4)
  614. rd_to_pre = 4;
  615. #endif
  616. if (popts->otf_burst_chop_en)
  617. rd_to_pre += 2; /* according to UM */
  618. wr_data_delay = popts->write_data_delay;
  619. #ifdef CONFIG_SYS_FSL_DDR4
  620. cpo = 0;
  621. cke_pls = max(3U, picos_to_mclk(5000));
  622. #elif defined(CONFIG_SYS_FSL_DDR3)
  623. /*
  624. * cke pulse = max(3nCK, 7.5ns) for DDR3-800
  625. * max(3nCK, 5.625ns) for DDR3-1066, 1333
  626. * max(3nCK, 5ns) for DDR3-1600, 1866, 2133
  627. */
  628. cke_pls = max(3U, picos_to_mclk(mclk_ps > 1870 ? 7500 :
  629. (mclk_ps > 1245 ? 5625 : 5000)));
  630. #else
  631. cke_pls = FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR;
  632. #endif
  633. four_act = picos_to_mclk(popts->tfaw_window_four_activates_ps);
  634. ddr->timing_cfg_2 = (0
  635. | ((add_lat_mclk & 0xf) << 28)
  636. | ((cpo & 0x1f) << 23)
  637. | ((wr_lat & 0xf) << 19)
  638. | ((wr_lat & 0x10) << 14)
  639. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  640. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  641. | ((cke_pls & 0x7) << 6)
  642. | ((four_act & 0x3f) << 0)
  643. );
  644. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  645. }
  646. /* DDR SDRAM Register Control Word */
  647. static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
  648. const memctl_options_t *popts,
  649. const common_timing_params_t *common_dimm)
  650. {
  651. if (common_dimm->all_dimms_registered &&
  652. !common_dimm->all_dimms_unbuffered) {
  653. if (popts->rcw_override) {
  654. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  655. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  656. } else {
  657. ddr->ddr_sdram_rcw_1 =
  658. common_dimm->rcw[0] << 28 | \
  659. common_dimm->rcw[1] << 24 | \
  660. common_dimm->rcw[2] << 20 | \
  661. common_dimm->rcw[3] << 16 | \
  662. common_dimm->rcw[4] << 12 | \
  663. common_dimm->rcw[5] << 8 | \
  664. common_dimm->rcw[6] << 4 | \
  665. common_dimm->rcw[7];
  666. ddr->ddr_sdram_rcw_2 =
  667. common_dimm->rcw[8] << 28 | \
  668. common_dimm->rcw[9] << 24 | \
  669. common_dimm->rcw[10] << 20 | \
  670. common_dimm->rcw[11] << 16 | \
  671. common_dimm->rcw[12] << 12 | \
  672. common_dimm->rcw[13] << 8 | \
  673. common_dimm->rcw[14] << 4 | \
  674. common_dimm->rcw[15];
  675. }
  676. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
  677. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
  678. }
  679. }
  680. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  681. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  682. const memctl_options_t *popts,
  683. const common_timing_params_t *common_dimm)
  684. {
  685. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  686. unsigned int sren; /* Self refresh enable (during sleep) */
  687. unsigned int ecc_en; /* ECC enable. */
  688. unsigned int rd_en; /* Registered DIMM enable */
  689. unsigned int sdram_type; /* Type of SDRAM */
  690. unsigned int dyn_pwr; /* Dynamic power management mode */
  691. unsigned int dbw; /* DRAM dta bus width */
  692. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  693. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  694. unsigned int threet_en; /* Enable 3T timing */
  695. unsigned int twot_en; /* Enable 2T timing */
  696. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  697. unsigned int x32_en = 0; /* x32 enable */
  698. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  699. unsigned int hse; /* Global half strength override */
  700. unsigned int acc_ecc_en = 0; /* Accumulated ECC enable */
  701. unsigned int mem_halt = 0; /* memory controller halt */
  702. unsigned int bi = 0; /* Bypass initialization */
  703. mem_en = 1;
  704. sren = popts->self_refresh_in_sleep;
  705. if (common_dimm->all_dimms_ecc_capable) {
  706. /* Allow setting of ECC only if all DIMMs are ECC. */
  707. ecc_en = popts->ecc_mode;
  708. } else {
  709. ecc_en = 0;
  710. }
  711. if (common_dimm->all_dimms_registered &&
  712. !common_dimm->all_dimms_unbuffered) {
  713. rd_en = 1;
  714. twot_en = 0;
  715. } else {
  716. rd_en = 0;
  717. twot_en = popts->twot_en;
  718. }
  719. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  720. dyn_pwr = popts->dynamic_power;
  721. dbw = popts->data_bus_width;
  722. /* 8-beat burst enable DDR-III case
  723. * we must clear it when use the on-the-fly mode,
  724. * must set it when use the 32-bits bus mode.
  725. */
  726. if ((sdram_type == SDRAM_TYPE_DDR3) ||
  727. (sdram_type == SDRAM_TYPE_DDR4)) {
  728. if (popts->burst_length == DDR_BL8)
  729. eight_be = 1;
  730. if (popts->burst_length == DDR_OTF)
  731. eight_be = 0;
  732. if (dbw == 0x1)
  733. eight_be = 1;
  734. }
  735. threet_en = popts->threet_en;
  736. ba_intlv_ctl = popts->ba_intlv_ctl;
  737. hse = popts->half_strength_driver_enable;
  738. /* set when ddr bus width < 64 */
  739. acc_ecc_en = (dbw != 0 && ecc_en == 1) ? 1 : 0;
  740. ddr->ddr_sdram_cfg = (0
  741. | ((mem_en & 0x1) << 31)
  742. | ((sren & 0x1) << 30)
  743. | ((ecc_en & 0x1) << 29)
  744. | ((rd_en & 0x1) << 28)
  745. | ((sdram_type & 0x7) << 24)
  746. | ((dyn_pwr & 0x1) << 21)
  747. | ((dbw & 0x3) << 19)
  748. | ((eight_be & 0x1) << 18)
  749. | ((ncap & 0x1) << 17)
  750. | ((threet_en & 0x1) << 16)
  751. | ((twot_en & 0x1) << 15)
  752. | ((ba_intlv_ctl & 0x7F) << 8)
  753. | ((x32_en & 0x1) << 5)
  754. | ((pchb8 & 0x1) << 4)
  755. | ((hse & 0x1) << 3)
  756. | ((acc_ecc_en & 0x1) << 2)
  757. | ((mem_halt & 0x1) << 1)
  758. | ((bi & 0x1) << 0)
  759. );
  760. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  761. }
  762. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  763. static void set_ddr_sdram_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  764. const memctl_options_t *popts,
  765. const unsigned int unq_mrs_en)
  766. {
  767. unsigned int frc_sr = 0; /* Force self refresh */
  768. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  769. unsigned int odt_cfg = 0; /* ODT configuration */
  770. unsigned int num_pr; /* Number of posted refreshes */
  771. unsigned int slow = 0; /* DDR will be run less than 1250 */
  772. unsigned int x4_en = 0; /* x4 DRAM enable */
  773. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  774. unsigned int ap_en; /* Address Parity Enable */
  775. unsigned int d_init; /* DRAM data initialization */
  776. unsigned int rcw_en = 0; /* Register Control Word Enable */
  777. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  778. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  779. int i;
  780. #ifndef CONFIG_SYS_FSL_DDR4
  781. unsigned int dll_rst_dis = 1; /* DLL reset disable */
  782. unsigned int dqs_cfg; /* DQS configuration */
  783. dqs_cfg = popts->dqs_config;
  784. #endif
  785. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  786. if (popts->cs_local_opts[i].odt_rd_cfg
  787. || popts->cs_local_opts[i].odt_wr_cfg) {
  788. odt_cfg = SDRAM_CFG2_ODT_ONLY_READ;
  789. break;
  790. }
  791. }
  792. num_pr = 1; /* Make this configurable */
  793. /*
  794. * 8572 manual says
  795. * {TIMING_CFG_1[PRETOACT]
  796. * + [DDR_SDRAM_CFG_2[NUM_PR]
  797. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  798. * << DDR_SDRAM_INTERVAL[REFINT]
  799. */
  800. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  801. obc_cfg = popts->otf_burst_chop_en;
  802. #else
  803. obc_cfg = 0;
  804. #endif
  805. #if (CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7)
  806. slow = get_ddr_freq(0) < 1249000000;
  807. #endif
  808. if (popts->registered_dimm_en) {
  809. rcw_en = 1;
  810. ap_en = popts->ap_en;
  811. } else {
  812. ap_en = 0;
  813. }
  814. x4_en = popts->x4_en ? 1 : 0;
  815. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  816. /* Use the DDR controller to auto initialize memory. */
  817. d_init = popts->ecc_init_using_memctl;
  818. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  819. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  820. #else
  821. /* Memory will be initialized via DMA, or not at all. */
  822. d_init = 0;
  823. #endif
  824. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  825. md_en = popts->mirrored_dimm;
  826. #endif
  827. qd_en = popts->quad_rank_present ? 1 : 0;
  828. ddr->ddr_sdram_cfg_2 = (0
  829. | ((frc_sr & 0x1) << 31)
  830. | ((sr_ie & 0x1) << 30)
  831. #ifndef CONFIG_SYS_FSL_DDR4
  832. | ((dll_rst_dis & 0x1) << 29)
  833. | ((dqs_cfg & 0x3) << 26)
  834. #endif
  835. | ((odt_cfg & 0x3) << 21)
  836. | ((num_pr & 0xf) << 12)
  837. | ((slow & 1) << 11)
  838. | (x4_en << 10)
  839. | (qd_en << 9)
  840. | (unq_mrs_en << 8)
  841. | ((obc_cfg & 0x1) << 6)
  842. | ((ap_en & 0x1) << 5)
  843. | ((d_init & 0x1) << 4)
  844. | ((rcw_en & 0x1) << 2)
  845. | ((md_en & 0x1) << 0)
  846. );
  847. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  848. }
  849. #ifdef CONFIG_SYS_FSL_DDR4
  850. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  851. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  852. const memctl_options_t *popts,
  853. const common_timing_params_t *common_dimm,
  854. const unsigned int unq_mrs_en)
  855. {
  856. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  857. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  858. int i;
  859. unsigned int wr_crc = 0; /* Disable */
  860. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  861. unsigned int srt = 0; /* self-refresh temerature, normal range */
  862. unsigned int cwl = compute_cas_write_latency() - 9;
  863. unsigned int mpr = 0; /* serial */
  864. unsigned int wc_lat;
  865. const unsigned int mclk_ps = get_memory_clk_period_ps();
  866. if (popts->rtt_override)
  867. rtt_wr = popts->rtt_wr_override_value;
  868. else
  869. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  870. if (common_dimm->extended_op_srt)
  871. srt = common_dimm->extended_op_srt;
  872. esdmode2 = (0
  873. | ((wr_crc & 0x1) << 12)
  874. | ((rtt_wr & 0x3) << 9)
  875. | ((srt & 0x3) << 6)
  876. | ((cwl & 0x7) << 3));
  877. if (mclk_ps >= 1250)
  878. wc_lat = 0;
  879. else if (mclk_ps >= 833)
  880. wc_lat = 1;
  881. else
  882. wc_lat = 2;
  883. esdmode3 = (0
  884. | ((mpr & 0x3) << 11)
  885. | ((wc_lat & 0x3) << 9));
  886. ddr->ddr_sdram_mode_2 = (0
  887. | ((esdmode2 & 0xFFFF) << 16)
  888. | ((esdmode3 & 0xFFFF) << 0)
  889. );
  890. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  891. if (unq_mrs_en) { /* unique mode registers are supported */
  892. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  893. if (popts->rtt_override)
  894. rtt_wr = popts->rtt_wr_override_value;
  895. else
  896. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  897. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  898. esdmode2 |= (rtt_wr & 0x3) << 9;
  899. switch (i) {
  900. case 1:
  901. ddr->ddr_sdram_mode_4 = (0
  902. | ((esdmode2 & 0xFFFF) << 16)
  903. | ((esdmode3 & 0xFFFF) << 0)
  904. );
  905. break;
  906. case 2:
  907. ddr->ddr_sdram_mode_6 = (0
  908. | ((esdmode2 & 0xFFFF) << 16)
  909. | ((esdmode3 & 0xFFFF) << 0)
  910. );
  911. break;
  912. case 3:
  913. ddr->ddr_sdram_mode_8 = (0
  914. | ((esdmode2 & 0xFFFF) << 16)
  915. | ((esdmode3 & 0xFFFF) << 0)
  916. );
  917. break;
  918. }
  919. }
  920. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  921. ddr->ddr_sdram_mode_4);
  922. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  923. ddr->ddr_sdram_mode_6);
  924. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  925. ddr->ddr_sdram_mode_8);
  926. }
  927. }
  928. #elif defined(CONFIG_SYS_FSL_DDR3)
  929. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  930. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  931. const memctl_options_t *popts,
  932. const common_timing_params_t *common_dimm,
  933. const unsigned int unq_mrs_en)
  934. {
  935. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  936. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  937. int i;
  938. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  939. unsigned int srt = 0; /* self-refresh temerature, normal range */
  940. unsigned int asr = 0; /* auto self-refresh disable */
  941. unsigned int cwl = compute_cas_write_latency() - 5;
  942. unsigned int pasr = 0; /* partial array self refresh disable */
  943. if (popts->rtt_override)
  944. rtt_wr = popts->rtt_wr_override_value;
  945. else
  946. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  947. if (common_dimm->extended_op_srt)
  948. srt = common_dimm->extended_op_srt;
  949. esdmode2 = (0
  950. | ((rtt_wr & 0x3) << 9)
  951. | ((srt & 0x1) << 7)
  952. | ((asr & 0x1) << 6)
  953. | ((cwl & 0x7) << 3)
  954. | ((pasr & 0x7) << 0));
  955. ddr->ddr_sdram_mode_2 = (0
  956. | ((esdmode2 & 0xFFFF) << 16)
  957. | ((esdmode3 & 0xFFFF) << 0)
  958. );
  959. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  960. if (unq_mrs_en) { /* unique mode registers are supported */
  961. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  962. if (popts->rtt_override)
  963. rtt_wr = popts->rtt_wr_override_value;
  964. else
  965. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  966. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  967. esdmode2 |= (rtt_wr & 0x3) << 9;
  968. switch (i) {
  969. case 1:
  970. ddr->ddr_sdram_mode_4 = (0
  971. | ((esdmode2 & 0xFFFF) << 16)
  972. | ((esdmode3 & 0xFFFF) << 0)
  973. );
  974. break;
  975. case 2:
  976. ddr->ddr_sdram_mode_6 = (0
  977. | ((esdmode2 & 0xFFFF) << 16)
  978. | ((esdmode3 & 0xFFFF) << 0)
  979. );
  980. break;
  981. case 3:
  982. ddr->ddr_sdram_mode_8 = (0
  983. | ((esdmode2 & 0xFFFF) << 16)
  984. | ((esdmode3 & 0xFFFF) << 0)
  985. );
  986. break;
  987. }
  988. }
  989. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  990. ddr->ddr_sdram_mode_4);
  991. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  992. ddr->ddr_sdram_mode_6);
  993. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  994. ddr->ddr_sdram_mode_8);
  995. }
  996. }
  997. #else /* for DDR2 and DDR1 */
  998. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  999. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  1000. const memctl_options_t *popts,
  1001. const common_timing_params_t *common_dimm,
  1002. const unsigned int unq_mrs_en)
  1003. {
  1004. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  1005. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  1006. ddr->ddr_sdram_mode_2 = (0
  1007. | ((esdmode2 & 0xFFFF) << 16)
  1008. | ((esdmode3 & 0xFFFF) << 0)
  1009. );
  1010. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  1011. }
  1012. #endif
  1013. #ifdef CONFIG_SYS_FSL_DDR4
  1014. /* DDR SDRAM Mode configuration 9 (DDR_SDRAM_MODE_9) */
  1015. static void set_ddr_sdram_mode_9(fsl_ddr_cfg_regs_t *ddr,
  1016. const memctl_options_t *popts,
  1017. const common_timing_params_t *common_dimm,
  1018. const unsigned int unq_mrs_en)
  1019. {
  1020. int i;
  1021. unsigned short esdmode4 = 0; /* Extended SDRAM mode 4 */
  1022. unsigned short esdmode5; /* Extended SDRAM mode 5 */
  1023. esdmode5 = 0x00000400; /* Data mask enabled */
  1024. ddr->ddr_sdram_mode_9 = (0
  1025. | ((esdmode4 & 0xffff) << 16)
  1026. | ((esdmode5 & 0xffff) << 0)
  1027. );
  1028. debug("FSLDDR: ddr_sdram_mode_9) = 0x%08x\n", ddr->ddr_sdram_mode_9);
  1029. if (unq_mrs_en) { /* unique mode registers are supported */
  1030. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1031. switch (i) {
  1032. case 1:
  1033. ddr->ddr_sdram_mode_11 = (0
  1034. | ((esdmode4 & 0xFFFF) << 16)
  1035. | ((esdmode5 & 0xFFFF) << 0)
  1036. );
  1037. break;
  1038. case 2:
  1039. ddr->ddr_sdram_mode_13 = (0
  1040. | ((esdmode4 & 0xFFFF) << 16)
  1041. | ((esdmode5 & 0xFFFF) << 0)
  1042. );
  1043. break;
  1044. case 3:
  1045. ddr->ddr_sdram_mode_15 = (0
  1046. | ((esdmode4 & 0xFFFF) << 16)
  1047. | ((esdmode5 & 0xFFFF) << 0)
  1048. );
  1049. break;
  1050. }
  1051. }
  1052. debug("FSLDDR: ddr_sdram_mode_11 = 0x%08x\n",
  1053. ddr->ddr_sdram_mode_11);
  1054. debug("FSLDDR: ddr_sdram_mode_13 = 0x%08x\n",
  1055. ddr->ddr_sdram_mode_13);
  1056. debug("FSLDDR: ddr_sdram_mode_15 = 0x%08x\n",
  1057. ddr->ddr_sdram_mode_15);
  1058. }
  1059. }
  1060. /* DDR SDRAM Mode configuration 10 (DDR_SDRAM_MODE_10) */
  1061. static void set_ddr_sdram_mode_10(fsl_ddr_cfg_regs_t *ddr,
  1062. const memctl_options_t *popts,
  1063. const common_timing_params_t *common_dimm,
  1064. const unsigned int unq_mrs_en)
  1065. {
  1066. int i;
  1067. unsigned short esdmode6 = 0; /* Extended SDRAM mode 6 */
  1068. unsigned short esdmode7 = 0; /* Extended SDRAM mode 7 */
  1069. unsigned int tccdl_min = picos_to_mclk(common_dimm->tccdl_ps);
  1070. esdmode6 = ((tccdl_min - 4) & 0x7) << 10;
  1071. ddr->ddr_sdram_mode_10 = (0
  1072. | ((esdmode6 & 0xffff) << 16)
  1073. | ((esdmode7 & 0xffff) << 0)
  1074. );
  1075. debug("FSLDDR: ddr_sdram_mode_10) = 0x%08x\n", ddr->ddr_sdram_mode_10);
  1076. if (unq_mrs_en) { /* unique mode registers are supported */
  1077. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1078. switch (i) {
  1079. case 1:
  1080. ddr->ddr_sdram_mode_12 = (0
  1081. | ((esdmode6 & 0xFFFF) << 16)
  1082. | ((esdmode7 & 0xFFFF) << 0)
  1083. );
  1084. break;
  1085. case 2:
  1086. ddr->ddr_sdram_mode_14 = (0
  1087. | ((esdmode6 & 0xFFFF) << 16)
  1088. | ((esdmode7 & 0xFFFF) << 0)
  1089. );
  1090. break;
  1091. case 3:
  1092. ddr->ddr_sdram_mode_16 = (0
  1093. | ((esdmode6 & 0xFFFF) << 16)
  1094. | ((esdmode7 & 0xFFFF) << 0)
  1095. );
  1096. break;
  1097. }
  1098. }
  1099. debug("FSLDDR: ddr_sdram_mode_12 = 0x%08x\n",
  1100. ddr->ddr_sdram_mode_12);
  1101. debug("FSLDDR: ddr_sdram_mode_14 = 0x%08x\n",
  1102. ddr->ddr_sdram_mode_14);
  1103. debug("FSLDDR: ddr_sdram_mode_16 = 0x%08x\n",
  1104. ddr->ddr_sdram_mode_16);
  1105. }
  1106. }
  1107. #endif
  1108. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  1109. static void set_ddr_sdram_interval(fsl_ddr_cfg_regs_t *ddr,
  1110. const memctl_options_t *popts,
  1111. const common_timing_params_t *common_dimm)
  1112. {
  1113. unsigned int refint; /* Refresh interval */
  1114. unsigned int bstopre; /* Precharge interval */
  1115. refint = picos_to_mclk(common_dimm->refresh_rate_ps);
  1116. bstopre = popts->bstopre;
  1117. /* refint field used 0x3FFF in earlier controllers */
  1118. ddr->ddr_sdram_interval = (0
  1119. | ((refint & 0xFFFF) << 16)
  1120. | ((bstopre & 0x3FFF) << 0)
  1121. );
  1122. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  1123. }
  1124. #ifdef CONFIG_SYS_FSL_DDR4
  1125. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1126. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  1127. const memctl_options_t *popts,
  1128. const common_timing_params_t *common_dimm,
  1129. unsigned int cas_latency,
  1130. unsigned int additive_latency,
  1131. const unsigned int unq_mrs_en)
  1132. {
  1133. int i;
  1134. unsigned short esdmode; /* Extended SDRAM mode */
  1135. unsigned short sdmode; /* SDRAM mode */
  1136. /* Mode Register - MR1 */
  1137. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1138. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1139. unsigned int rtt;
  1140. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1141. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1142. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1143. unsigned int dll_en = 1; /* DLL Enable 1=Enable (Normal),
  1144. 0=Disable (Test/Debug) */
  1145. /* Mode Register - MR0 */
  1146. unsigned int wr = 0; /* Write Recovery */
  1147. unsigned int dll_rst; /* DLL Reset */
  1148. unsigned int mode; /* Normal=0 or Test=1 */
  1149. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1150. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1151. unsigned int bt;
  1152. unsigned int bl; /* BL: Burst Length */
  1153. unsigned int wr_mclk;
  1154. /* DDR4 support WR 10, 12, 14, 16, 18, 20, 24 */
  1155. static const u8 wr_table[] = {
  1156. 0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 6, 6};
  1157. /* DDR4 support CAS 9, 10, 11, 12, 13, 14, 15, 16, 18, 20, 22, 24 */
  1158. static const u8 cas_latency_table[] = {
  1159. 0, 1, 2, 3, 4, 5, 6, 7, 8, 8,
  1160. 9, 9, 10, 10, 11, 11};
  1161. if (popts->rtt_override)
  1162. rtt = popts->rtt_override_value;
  1163. else
  1164. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1165. if (additive_latency == (cas_latency - 1))
  1166. al = 1;
  1167. if (additive_latency == (cas_latency - 2))
  1168. al = 2;
  1169. if (popts->quad_rank_present)
  1170. dic = 1; /* output driver impedance 240/7 ohm */
  1171. /*
  1172. * The esdmode value will also be used for writing
  1173. * MR1 during write leveling for DDR3, although the
  1174. * bits specifically related to the write leveling
  1175. * scheme will be handled automatically by the DDR
  1176. * controller. so we set the wrlvl_en = 0 here.
  1177. */
  1178. esdmode = (0
  1179. | ((qoff & 0x1) << 12)
  1180. | ((tdqs_en & 0x1) << 11)
  1181. | ((rtt & 0x7) << 8)
  1182. | ((wrlvl_en & 0x1) << 7)
  1183. | ((al & 0x3) << 3)
  1184. | ((dic & 0x3) << 1) /* DIC field is split */
  1185. | ((dll_en & 0x1) << 0)
  1186. );
  1187. /*
  1188. * DLL control for precharge PD
  1189. * 0=slow exit DLL off (tXPDLL)
  1190. * 1=fast exit DLL on (tXP)
  1191. */
  1192. wr_mclk = picos_to_mclk(common_dimm->twr_ps);
  1193. if (wr_mclk <= 24) {
  1194. wr = wr_table[wr_mclk - 10];
  1195. } else {
  1196. printf("Error: unsupported write recovery for mode register wr_mclk = %d\n",
  1197. wr_mclk);
  1198. }
  1199. dll_rst = 0; /* dll no reset */
  1200. mode = 0; /* normal mode */
  1201. /* look up table to get the cas latency bits */
  1202. if (cas_latency >= 9 && cas_latency <= 24)
  1203. caslat = cas_latency_table[cas_latency - 9];
  1204. else
  1205. printf("Error: unsupported cas latency for mode register\n");
  1206. bt = 0; /* Nibble sequential */
  1207. switch (popts->burst_length) {
  1208. case DDR_BL8:
  1209. bl = 0;
  1210. break;
  1211. case DDR_OTF:
  1212. bl = 1;
  1213. break;
  1214. case DDR_BC4:
  1215. bl = 2;
  1216. break;
  1217. default:
  1218. printf("Error: invalid burst length of %u specified. ",
  1219. popts->burst_length);
  1220. puts("Defaulting to on-the-fly BC4 or BL8 beats.\n");
  1221. bl = 1;
  1222. break;
  1223. }
  1224. sdmode = (0
  1225. | ((wr & 0x7) << 9)
  1226. | ((dll_rst & 0x1) << 8)
  1227. | ((mode & 0x1) << 7)
  1228. | (((caslat >> 1) & 0x7) << 4)
  1229. | ((bt & 0x1) << 3)
  1230. | ((caslat & 1) << 2)
  1231. | ((bl & 0x3) << 0)
  1232. );
  1233. ddr->ddr_sdram_mode = (0
  1234. | ((esdmode & 0xFFFF) << 16)
  1235. | ((sdmode & 0xFFFF) << 0)
  1236. );
  1237. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1238. if (unq_mrs_en) { /* unique mode registers are supported */
  1239. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1240. if (popts->rtt_override)
  1241. rtt = popts->rtt_override_value;
  1242. else
  1243. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1244. esdmode &= 0xF8FF; /* clear bit 10,9,8 for rtt */
  1245. esdmode |= (rtt & 0x7) << 8;
  1246. switch (i) {
  1247. case 1:
  1248. ddr->ddr_sdram_mode_3 = (0
  1249. | ((esdmode & 0xFFFF) << 16)
  1250. | ((sdmode & 0xFFFF) << 0)
  1251. );
  1252. break;
  1253. case 2:
  1254. ddr->ddr_sdram_mode_5 = (0
  1255. | ((esdmode & 0xFFFF) << 16)
  1256. | ((sdmode & 0xFFFF) << 0)
  1257. );
  1258. break;
  1259. case 3:
  1260. ddr->ddr_sdram_mode_7 = (0
  1261. | ((esdmode & 0xFFFF) << 16)
  1262. | ((sdmode & 0xFFFF) << 0)
  1263. );
  1264. break;
  1265. }
  1266. }
  1267. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1268. ddr->ddr_sdram_mode_3);
  1269. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1270. ddr->ddr_sdram_mode_5);
  1271. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1272. ddr->ddr_sdram_mode_5);
  1273. }
  1274. }
  1275. #elif defined(CONFIG_SYS_FSL_DDR3)
  1276. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1277. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  1278. const memctl_options_t *popts,
  1279. const common_timing_params_t *common_dimm,
  1280. unsigned int cas_latency,
  1281. unsigned int additive_latency,
  1282. const unsigned int unq_mrs_en)
  1283. {
  1284. int i;
  1285. unsigned short esdmode; /* Extended SDRAM mode */
  1286. unsigned short sdmode; /* SDRAM mode */
  1287. /* Mode Register - MR1 */
  1288. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1289. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1290. unsigned int rtt;
  1291. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1292. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1293. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1294. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1295. 1=Disable (Test/Debug) */
  1296. /* Mode Register - MR0 */
  1297. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  1298. unsigned int wr = 0; /* Write Recovery */
  1299. unsigned int dll_rst; /* DLL Reset */
  1300. unsigned int mode; /* Normal=0 or Test=1 */
  1301. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1302. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1303. unsigned int bt;
  1304. unsigned int bl; /* BL: Burst Length */
  1305. unsigned int wr_mclk;
  1306. /*
  1307. * DDR_SDRAM_MODE doesn't support 9,11,13,15
  1308. * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
  1309. * for this table
  1310. */
  1311. static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
  1312. if (popts->rtt_override)
  1313. rtt = popts->rtt_override_value;
  1314. else
  1315. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1316. if (additive_latency == (cas_latency - 1))
  1317. al = 1;
  1318. if (additive_latency == (cas_latency - 2))
  1319. al = 2;
  1320. if (popts->quad_rank_present)
  1321. dic = 1; /* output driver impedance 240/7 ohm */
  1322. /*
  1323. * The esdmode value will also be used for writing
  1324. * MR1 during write leveling for DDR3, although the
  1325. * bits specifically related to the write leveling
  1326. * scheme will be handled automatically by the DDR
  1327. * controller. so we set the wrlvl_en = 0 here.
  1328. */
  1329. esdmode = (0
  1330. | ((qoff & 0x1) << 12)
  1331. | ((tdqs_en & 0x1) << 11)
  1332. | ((rtt & 0x4) << 7) /* rtt field is split */
  1333. | ((wrlvl_en & 0x1) << 7)
  1334. | ((rtt & 0x2) << 5) /* rtt field is split */
  1335. | ((dic & 0x2) << 4) /* DIC field is split */
  1336. | ((al & 0x3) << 3)
  1337. | ((rtt & 0x1) << 2) /* rtt field is split */
  1338. | ((dic & 0x1) << 1) /* DIC field is split */
  1339. | ((dll_en & 0x1) << 0)
  1340. );
  1341. /*
  1342. * DLL control for precharge PD
  1343. * 0=slow exit DLL off (tXPDLL)
  1344. * 1=fast exit DLL on (tXP)
  1345. */
  1346. dll_on = 1;
  1347. wr_mclk = picos_to_mclk(common_dimm->twr_ps);
  1348. if (wr_mclk <= 16) {
  1349. wr = wr_table[wr_mclk - 5];
  1350. } else {
  1351. printf("Error: unsupported write recovery for mode register "
  1352. "wr_mclk = %d\n", wr_mclk);
  1353. }
  1354. dll_rst = 0; /* dll no reset */
  1355. mode = 0; /* normal mode */
  1356. /* look up table to get the cas latency bits */
  1357. if (cas_latency >= 5 && cas_latency <= 16) {
  1358. unsigned char cas_latency_table[] = {
  1359. 0x2, /* 5 clocks */
  1360. 0x4, /* 6 clocks */
  1361. 0x6, /* 7 clocks */
  1362. 0x8, /* 8 clocks */
  1363. 0xa, /* 9 clocks */
  1364. 0xc, /* 10 clocks */
  1365. 0xe, /* 11 clocks */
  1366. 0x1, /* 12 clocks */
  1367. 0x3, /* 13 clocks */
  1368. 0x5, /* 14 clocks */
  1369. 0x7, /* 15 clocks */
  1370. 0x9, /* 16 clocks */
  1371. };
  1372. caslat = cas_latency_table[cas_latency - 5];
  1373. } else {
  1374. printf("Error: unsupported cas latency for mode register\n");
  1375. }
  1376. bt = 0; /* Nibble sequential */
  1377. switch (popts->burst_length) {
  1378. case DDR_BL8:
  1379. bl = 0;
  1380. break;
  1381. case DDR_OTF:
  1382. bl = 1;
  1383. break;
  1384. case DDR_BC4:
  1385. bl = 2;
  1386. break;
  1387. default:
  1388. printf("Error: invalid burst length of %u specified. "
  1389. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  1390. popts->burst_length);
  1391. bl = 1;
  1392. break;
  1393. }
  1394. sdmode = (0
  1395. | ((dll_on & 0x1) << 12)
  1396. | ((wr & 0x7) << 9)
  1397. | ((dll_rst & 0x1) << 8)
  1398. | ((mode & 0x1) << 7)
  1399. | (((caslat >> 1) & 0x7) << 4)
  1400. | ((bt & 0x1) << 3)
  1401. | ((caslat & 1) << 2)
  1402. | ((bl & 0x3) << 0)
  1403. );
  1404. ddr->ddr_sdram_mode = (0
  1405. | ((esdmode & 0xFFFF) << 16)
  1406. | ((sdmode & 0xFFFF) << 0)
  1407. );
  1408. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1409. if (unq_mrs_en) { /* unique mode registers are supported */
  1410. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1411. if (popts->rtt_override)
  1412. rtt = popts->rtt_override_value;
  1413. else
  1414. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1415. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  1416. esdmode |= (0
  1417. | ((rtt & 0x4) << 7) /* rtt field is split */
  1418. | ((rtt & 0x2) << 5) /* rtt field is split */
  1419. | ((rtt & 0x1) << 2) /* rtt field is split */
  1420. );
  1421. switch (i) {
  1422. case 1:
  1423. ddr->ddr_sdram_mode_3 = (0
  1424. | ((esdmode & 0xFFFF) << 16)
  1425. | ((sdmode & 0xFFFF) << 0)
  1426. );
  1427. break;
  1428. case 2:
  1429. ddr->ddr_sdram_mode_5 = (0
  1430. | ((esdmode & 0xFFFF) << 16)
  1431. | ((sdmode & 0xFFFF) << 0)
  1432. );
  1433. break;
  1434. case 3:
  1435. ddr->ddr_sdram_mode_7 = (0
  1436. | ((esdmode & 0xFFFF) << 16)
  1437. | ((sdmode & 0xFFFF) << 0)
  1438. );
  1439. break;
  1440. }
  1441. }
  1442. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1443. ddr->ddr_sdram_mode_3);
  1444. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1445. ddr->ddr_sdram_mode_5);
  1446. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1447. ddr->ddr_sdram_mode_5);
  1448. }
  1449. }
  1450. #else /* !CONFIG_SYS_FSL_DDR3 */
  1451. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1452. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  1453. const memctl_options_t *popts,
  1454. const common_timing_params_t *common_dimm,
  1455. unsigned int cas_latency,
  1456. unsigned int additive_latency,
  1457. const unsigned int unq_mrs_en)
  1458. {
  1459. unsigned short esdmode; /* Extended SDRAM mode */
  1460. unsigned short sdmode; /* SDRAM mode */
  1461. /*
  1462. * FIXME: This ought to be pre-calculated in a
  1463. * technology-specific routine,
  1464. * e.g. compute_DDR2_mode_register(), and then the
  1465. * sdmode and esdmode passed in as part of common_dimm.
  1466. */
  1467. /* Extended Mode Register */
  1468. unsigned int mrs = 0; /* Mode Register Set */
  1469. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  1470. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  1471. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  1472. unsigned int ocd = 0; /* 0x0=OCD not supported,
  1473. 0x7=OCD default state */
  1474. unsigned int rtt;
  1475. unsigned int al; /* Posted CAS# additive latency (AL) */
  1476. unsigned int ods = 0; /* Output Drive Strength:
  1477. 0 = Full strength (18ohm)
  1478. 1 = Reduced strength (4ohm) */
  1479. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1480. 1=Disable (Test/Debug) */
  1481. /* Mode Register (MR) */
  1482. unsigned int mr; /* Mode Register Definition */
  1483. unsigned int pd; /* Power-Down Mode */
  1484. unsigned int wr; /* Write Recovery */
  1485. unsigned int dll_res; /* DLL Reset */
  1486. unsigned int mode; /* Normal=0 or Test=1 */
  1487. unsigned int caslat = 0;/* CAS# latency */
  1488. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  1489. unsigned int bt;
  1490. unsigned int bl; /* BL: Burst Length */
  1491. dqs_en = !popts->dqs_config;
  1492. rtt = fsl_ddr_get_rtt();
  1493. al = additive_latency;
  1494. esdmode = (0
  1495. | ((mrs & 0x3) << 14)
  1496. | ((outputs & 0x1) << 12)
  1497. | ((rdqs_en & 0x1) << 11)
  1498. | ((dqs_en & 0x1) << 10)
  1499. | ((ocd & 0x7) << 7)
  1500. | ((rtt & 0x2) << 5) /* rtt field is split */
  1501. | ((al & 0x7) << 3)
  1502. | ((rtt & 0x1) << 2) /* rtt field is split */
  1503. | ((ods & 0x1) << 1)
  1504. | ((dll_en & 0x1) << 0)
  1505. );
  1506. mr = 0; /* FIXME: CHECKME */
  1507. /*
  1508. * 0 = Fast Exit (Normal)
  1509. * 1 = Slow Exit (Low Power)
  1510. */
  1511. pd = 0;
  1512. #if defined(CONFIG_SYS_FSL_DDR1)
  1513. wr = 0; /* Historical */
  1514. #elif defined(CONFIG_SYS_FSL_DDR2)
  1515. wr = picos_to_mclk(common_dimm->twr_ps);
  1516. #endif
  1517. dll_res = 0;
  1518. mode = 0;
  1519. #if defined(CONFIG_SYS_FSL_DDR1)
  1520. if (1 <= cas_latency && cas_latency <= 4) {
  1521. unsigned char mode_caslat_table[4] = {
  1522. 0x5, /* 1.5 clocks */
  1523. 0x2, /* 2.0 clocks */
  1524. 0x6, /* 2.5 clocks */
  1525. 0x3 /* 3.0 clocks */
  1526. };
  1527. caslat = mode_caslat_table[cas_latency - 1];
  1528. } else {
  1529. printf("Warning: unknown cas_latency %d\n", cas_latency);
  1530. }
  1531. #elif defined(CONFIG_SYS_FSL_DDR2)
  1532. caslat = cas_latency;
  1533. #endif
  1534. bt = 0;
  1535. switch (popts->burst_length) {
  1536. case DDR_BL4:
  1537. bl = 2;
  1538. break;
  1539. case DDR_BL8:
  1540. bl = 3;
  1541. break;
  1542. default:
  1543. printf("Error: invalid burst length of %u specified. "
  1544. " Defaulting to 4 beats.\n",
  1545. popts->burst_length);
  1546. bl = 2;
  1547. break;
  1548. }
  1549. sdmode = (0
  1550. | ((mr & 0x3) << 14)
  1551. | ((pd & 0x1) << 12)
  1552. | ((wr & 0x7) << 9)
  1553. | ((dll_res & 0x1) << 8)
  1554. | ((mode & 0x1) << 7)
  1555. | ((caslat & 0x7) << 4)
  1556. | ((bt & 0x1) << 3)
  1557. | ((bl & 0x7) << 0)
  1558. );
  1559. ddr->ddr_sdram_mode = (0
  1560. | ((esdmode & 0xFFFF) << 16)
  1561. | ((sdmode & 0xFFFF) << 0)
  1562. );
  1563. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1564. }
  1565. #endif
  1566. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  1567. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  1568. {
  1569. unsigned int init_value; /* Initialization value */
  1570. #ifdef CONFIG_MEM_INIT_VALUE
  1571. init_value = CONFIG_MEM_INIT_VALUE;
  1572. #else
  1573. init_value = 0xDEADBEEF;
  1574. #endif
  1575. ddr->ddr_data_init = init_value;
  1576. }
  1577. /*
  1578. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1579. * The old controller on the 8540/60 doesn't have this register.
  1580. * Hope it's OK to set it (to 0) anyway.
  1581. */
  1582. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1583. const memctl_options_t *popts)
  1584. {
  1585. unsigned int clk_adjust; /* Clock adjust */
  1586. clk_adjust = popts->clk_adjust;
  1587. ddr->ddr_sdram_clk_cntl = (clk_adjust & 0xF) << 23;
  1588. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1589. }
  1590. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1591. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1592. {
  1593. unsigned int init_addr = 0; /* Initialization address */
  1594. ddr->ddr_init_addr = init_addr;
  1595. }
  1596. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1597. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1598. {
  1599. unsigned int uia = 0; /* Use initialization address */
  1600. unsigned int init_ext_addr = 0; /* Initialization address */
  1601. ddr->ddr_init_ext_addr = (0
  1602. | ((uia & 0x1) << 31)
  1603. | (init_ext_addr & 0xF)
  1604. );
  1605. }
  1606. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1607. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1608. const memctl_options_t *popts)
  1609. {
  1610. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1611. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1612. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1613. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1614. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1615. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1616. if (popts->burst_length == DDR_BL8) {
  1617. /* We set BL/2 for fixed BL8 */
  1618. rrt = 0; /* BL/2 clocks */
  1619. wwt = 0; /* BL/2 clocks */
  1620. } else {
  1621. /* We need to set BL/2 + 2 to BC4 and OTF */
  1622. rrt = 2; /* BL/2 + 2 clocks */
  1623. wwt = 2; /* BL/2 + 2 clocks */
  1624. }
  1625. #endif
  1626. #ifdef CONFIG_SYS_FSL_DDR4
  1627. dll_lock = 2; /* tDLLK = 1024 clocks */
  1628. #elif defined(CONFIG_SYS_FSL_DDR3)
  1629. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1630. #endif
  1631. ddr->timing_cfg_4 = (0
  1632. | ((rwt & 0xf) << 28)
  1633. | ((wrt & 0xf) << 24)
  1634. | ((rrt & 0xf) << 20)
  1635. | ((wwt & 0xf) << 16)
  1636. | (dll_lock & 0x3)
  1637. );
  1638. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1639. }
  1640. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1641. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1642. {
  1643. unsigned int rodt_on = 0; /* Read to ODT on */
  1644. unsigned int rodt_off = 0; /* Read to ODT off */
  1645. unsigned int wodt_on = 0; /* Write to ODT on */
  1646. unsigned int wodt_off = 0; /* Write to ODT off */
  1647. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1648. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1649. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1650. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1651. if (cas_latency >= wr_lat)
  1652. rodt_on = cas_latency - wr_lat + 1;
  1653. rodt_off = 4; /* 4 clocks */
  1654. wodt_on = 1; /* 1 clocks */
  1655. wodt_off = 4; /* 4 clocks */
  1656. #endif
  1657. ddr->timing_cfg_5 = (0
  1658. | ((rodt_on & 0x1f) << 24)
  1659. | ((rodt_off & 0x7) << 20)
  1660. | ((wodt_on & 0x1f) << 12)
  1661. | ((wodt_off & 0x7) << 8)
  1662. );
  1663. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1664. }
  1665. #ifdef CONFIG_SYS_FSL_DDR4
  1666. static void set_timing_cfg_6(fsl_ddr_cfg_regs_t *ddr)
  1667. {
  1668. unsigned int hs_caslat = 0;
  1669. unsigned int hs_wrlat = 0;
  1670. unsigned int hs_wrrec = 0;
  1671. unsigned int hs_clkadj = 0;
  1672. unsigned int hs_wrlvl_start = 0;
  1673. ddr->timing_cfg_6 = (0
  1674. | ((hs_caslat & 0x1f) << 24)
  1675. | ((hs_wrlat & 0x1f) << 19)
  1676. | ((hs_wrrec & 0x1f) << 12)
  1677. | ((hs_clkadj & 0x1f) << 6)
  1678. | ((hs_wrlvl_start & 0x1f) << 0)
  1679. );
  1680. debug("FSLDDR: timing_cfg_6 = 0x%08x\n", ddr->timing_cfg_6);
  1681. }
  1682. static void set_timing_cfg_7(fsl_ddr_cfg_regs_t *ddr,
  1683. const common_timing_params_t *common_dimm)
  1684. {
  1685. unsigned int txpr, tcksre, tcksrx;
  1686. unsigned int cke_rst, cksre, cksrx, par_lat, cs_to_cmd;
  1687. txpr = max(5U, picos_to_mclk(common_dimm->trfc1_ps + 10000));
  1688. tcksre = max(5U, picos_to_mclk(10000));
  1689. tcksrx = max(5U, picos_to_mclk(10000));
  1690. par_lat = 0;
  1691. cs_to_cmd = 0;
  1692. if (txpr <= 200)
  1693. cke_rst = 0;
  1694. else if (txpr <= 256)
  1695. cke_rst = 1;
  1696. else if (txpr <= 512)
  1697. cke_rst = 2;
  1698. else
  1699. cke_rst = 3;
  1700. if (tcksre <= 19)
  1701. cksre = tcksre - 5;
  1702. else
  1703. cksre = 15;
  1704. if (tcksrx <= 19)
  1705. cksrx = tcksrx - 5;
  1706. else
  1707. cksrx = 15;
  1708. ddr->timing_cfg_7 = (0
  1709. | ((cke_rst & 0x3) << 28)
  1710. | ((cksre & 0xf) << 24)
  1711. | ((cksrx & 0xf) << 20)
  1712. | ((par_lat & 0xf) << 16)
  1713. | ((cs_to_cmd & 0xf) << 4)
  1714. );
  1715. debug("FSLDDR: timing_cfg_7 = 0x%08x\n", ddr->timing_cfg_7);
  1716. }
  1717. static void set_timing_cfg_8(fsl_ddr_cfg_regs_t *ddr,
  1718. const memctl_options_t *popts,
  1719. const common_timing_params_t *common_dimm,
  1720. unsigned int cas_latency)
  1721. {
  1722. unsigned int rwt_bg, wrt_bg, rrt_bg, wwt_bg;
  1723. unsigned int acttoact_bg, wrtord_bg, pre_all_rec;
  1724. unsigned int tccdl = picos_to_mclk(common_dimm->tccdl_ps);
  1725. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1726. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1727. rwt_bg = cas_latency + 2 + 4 - wr_lat;
  1728. if (rwt_bg < tccdl)
  1729. rwt_bg = tccdl - rwt_bg;
  1730. else
  1731. rwt_bg = 0;
  1732. wrt_bg = wr_lat + 4 + 1 - cas_latency;
  1733. if (wrt_bg < tccdl)
  1734. wrt_bg = tccdl - wrt_bg;
  1735. else
  1736. wrt_bg = 0;
  1737. if (popts->burst_length == DDR_BL8) {
  1738. rrt_bg = tccdl - 4;
  1739. wwt_bg = tccdl - 4;
  1740. } else {
  1741. rrt_bg = tccdl - 2;
  1742. wwt_bg = tccdl - 4;
  1743. }
  1744. acttoact_bg = picos_to_mclk(common_dimm->trrdl_ps);
  1745. wrtord_bg = max(4U, picos_to_mclk(7500));
  1746. if (popts->otf_burst_chop_en)
  1747. wrtord_bg += 2;
  1748. pre_all_rec = 0;
  1749. ddr->timing_cfg_8 = (0
  1750. | ((rwt_bg & 0xf) << 28)
  1751. | ((wrt_bg & 0xf) << 24)
  1752. | ((rrt_bg & 0xf) << 20)
  1753. | ((wwt_bg & 0xf) << 16)
  1754. | ((acttoact_bg & 0xf) << 12)
  1755. | ((wrtord_bg & 0xf) << 8)
  1756. | ((pre_all_rec & 0x1f) << 0)
  1757. );
  1758. debug("FSLDDR: timing_cfg_8 = 0x%08x\n", ddr->timing_cfg_8);
  1759. }
  1760. static void set_timing_cfg_9(fsl_ddr_cfg_regs_t *ddr)
  1761. {
  1762. ddr->timing_cfg_9 = 0;
  1763. debug("FSLDDR: timing_cfg_9 = 0x%08x\n", ddr->timing_cfg_9);
  1764. }
  1765. /* This function needs to be called after set_ddr_sdram_cfg() is called */
  1766. static void set_ddr_dq_mapping(fsl_ddr_cfg_regs_t *ddr,
  1767. const dimm_params_t *dimm_params)
  1768. {
  1769. unsigned int acc_ecc_en = (ddr->ddr_sdram_cfg >> 2) & 0x1;
  1770. ddr->dq_map_0 = ((dimm_params->dq_mapping[0] & 0x3F) << 26) |
  1771. ((dimm_params->dq_mapping[1] & 0x3F) << 20) |
  1772. ((dimm_params->dq_mapping[2] & 0x3F) << 14) |
  1773. ((dimm_params->dq_mapping[3] & 0x3F) << 8) |
  1774. ((dimm_params->dq_mapping[4] & 0x3F) << 2);
  1775. ddr->dq_map_1 = ((dimm_params->dq_mapping[5] & 0x3F) << 26) |
  1776. ((dimm_params->dq_mapping[6] & 0x3F) << 20) |
  1777. ((dimm_params->dq_mapping[7] & 0x3F) << 14) |
  1778. ((dimm_params->dq_mapping[10] & 0x3F) << 8) |
  1779. ((dimm_params->dq_mapping[11] & 0x3F) << 2);
  1780. ddr->dq_map_2 = ((dimm_params->dq_mapping[12] & 0x3F) << 26) |
  1781. ((dimm_params->dq_mapping[13] & 0x3F) << 20) |
  1782. ((dimm_params->dq_mapping[14] & 0x3F) << 14) |
  1783. ((dimm_params->dq_mapping[15] & 0x3F) << 8) |
  1784. ((dimm_params->dq_mapping[16] & 0x3F) << 2);
  1785. /* dq_map for ECC[4:7] is set to 0 if accumulated ECC is enabled */
  1786. ddr->dq_map_3 = ((dimm_params->dq_mapping[17] & 0x3F) << 26) |
  1787. ((dimm_params->dq_mapping[8] & 0x3F) << 20) |
  1788. (acc_ecc_en ? 0 :
  1789. (dimm_params->dq_mapping[9] & 0x3F) << 14) |
  1790. dimm_params->dq_mapping_ors;
  1791. debug("FSLDDR: dq_map_0 = 0x%08x\n", ddr->dq_map_0);
  1792. debug("FSLDDR: dq_map_1 = 0x%08x\n", ddr->dq_map_1);
  1793. debug("FSLDDR: dq_map_2 = 0x%08x\n", ddr->dq_map_2);
  1794. debug("FSLDDR: dq_map_3 = 0x%08x\n", ddr->dq_map_3);
  1795. }
  1796. static void set_ddr_sdram_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  1797. const memctl_options_t *popts)
  1798. {
  1799. int rd_pre;
  1800. rd_pre = popts->quad_rank_present ? 1 : 0;
  1801. ddr->ddr_sdram_cfg_3 = (rd_pre & 0x1) << 16;
  1802. debug("FSLDDR: ddr_sdram_cfg_3 = 0x%08x\n", ddr->ddr_sdram_cfg_3);
  1803. }
  1804. #endif /* CONFIG_SYS_FSL_DDR4 */
  1805. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1806. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1807. {
  1808. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1809. /* Normal Operation Full Calibration Time (tZQoper) */
  1810. unsigned int zqoper = 0;
  1811. /* Normal Operation Short Calibration Time (tZQCS) */
  1812. unsigned int zqcs = 0;
  1813. #ifdef CONFIG_SYS_FSL_DDR4
  1814. unsigned int zqcs_init;
  1815. #endif
  1816. if (zq_en) {
  1817. #ifdef CONFIG_SYS_FSL_DDR4
  1818. zqinit = 10; /* 1024 clocks */
  1819. zqoper = 9; /* 512 clocks */
  1820. zqcs = 7; /* 128 clocks */
  1821. zqcs_init = 5; /* 1024 refresh sequences */
  1822. #else
  1823. zqinit = 9; /* 512 clocks */
  1824. zqoper = 8; /* 256 clocks */
  1825. zqcs = 6; /* 64 clocks */
  1826. #endif
  1827. }
  1828. ddr->ddr_zq_cntl = (0
  1829. | ((zq_en & 0x1) << 31)
  1830. | ((zqinit & 0xF) << 24)
  1831. | ((zqoper & 0xF) << 16)
  1832. | ((zqcs & 0xF) << 8)
  1833. #ifdef CONFIG_SYS_FSL_DDR4
  1834. | ((zqcs_init & 0xF) << 0)
  1835. #endif
  1836. );
  1837. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  1838. }
  1839. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  1840. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  1841. const memctl_options_t *popts)
  1842. {
  1843. /*
  1844. * First DQS pulse rising edge after margining mode
  1845. * is programmed (tWL_MRD)
  1846. */
  1847. unsigned int wrlvl_mrd = 0;
  1848. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  1849. unsigned int wrlvl_odten = 0;
  1850. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  1851. unsigned int wrlvl_dqsen = 0;
  1852. /* WRLVL_SMPL: Write leveling sample time */
  1853. unsigned int wrlvl_smpl = 0;
  1854. /* WRLVL_WLR: Write leveling repeition time */
  1855. unsigned int wrlvl_wlr = 0;
  1856. /* WRLVL_START: Write leveling start time */
  1857. unsigned int wrlvl_start = 0;
  1858. /* suggest enable write leveling for DDR3 due to fly-by topology */
  1859. if (wrlvl_en) {
  1860. /* tWL_MRD min = 40 nCK, we set it 64 */
  1861. wrlvl_mrd = 0x6;
  1862. /* tWL_ODTEN 128 */
  1863. wrlvl_odten = 0x7;
  1864. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  1865. wrlvl_dqsen = 0x5;
  1866. /*
  1867. * Write leveling sample time at least need 6 clocks
  1868. * higher than tWLO to allow enough time for progagation
  1869. * delay and sampling the prime data bits.
  1870. */
  1871. wrlvl_smpl = 0xf;
  1872. /*
  1873. * Write leveling repetition time
  1874. * at least tWLO + 6 clocks clocks
  1875. * we set it 64
  1876. */
  1877. wrlvl_wlr = 0x6;
  1878. /*
  1879. * Write leveling start time
  1880. * The value use for the DQS_ADJUST for the first sample
  1881. * when write leveling is enabled. It probably needs to be
  1882. * overriden per platform.
  1883. */
  1884. wrlvl_start = 0x8;
  1885. /*
  1886. * Override the write leveling sample and start time
  1887. * according to specific board
  1888. */
  1889. if (popts->wrlvl_override) {
  1890. wrlvl_smpl = popts->wrlvl_sample;
  1891. wrlvl_start = popts->wrlvl_start;
  1892. }
  1893. }
  1894. ddr->ddr_wrlvl_cntl = (0
  1895. | ((wrlvl_en & 0x1) << 31)
  1896. | ((wrlvl_mrd & 0x7) << 24)
  1897. | ((wrlvl_odten & 0x7) << 20)
  1898. | ((wrlvl_dqsen & 0x7) << 16)
  1899. | ((wrlvl_smpl & 0xf) << 12)
  1900. | ((wrlvl_wlr & 0x7) << 8)
  1901. | ((wrlvl_start & 0x1F) << 0)
  1902. );
  1903. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  1904. ddr->ddr_wrlvl_cntl_2 = popts->wrlvl_ctl_2;
  1905. debug("FSLDDR: wrlvl_cntl_2 = 0x%08x\n", ddr->ddr_wrlvl_cntl_2);
  1906. ddr->ddr_wrlvl_cntl_3 = popts->wrlvl_ctl_3;
  1907. debug("FSLDDR: wrlvl_cntl_3 = 0x%08x\n", ddr->ddr_wrlvl_cntl_3);
  1908. }
  1909. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  1910. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  1911. {
  1912. /* Self Refresh Idle Threshold */
  1913. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  1914. }
  1915. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1916. {
  1917. if (popts->addr_hash) {
  1918. ddr->ddr_eor = 0x40000000; /* address hash enable */
  1919. puts("Address hashing enabled.\n");
  1920. }
  1921. }
  1922. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1923. {
  1924. ddr->ddr_cdr1 = popts->ddr_cdr1;
  1925. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  1926. }
  1927. static void set_ddr_cdr2(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1928. {
  1929. ddr->ddr_cdr2 = popts->ddr_cdr2;
  1930. debug("FSLDDR: ddr_cdr2 = 0x%08x\n", ddr->ddr_cdr2);
  1931. }
  1932. unsigned int
  1933. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  1934. {
  1935. unsigned int res = 0;
  1936. /*
  1937. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  1938. * not set at the same time.
  1939. */
  1940. if (ddr->ddr_sdram_cfg & 0x10000000
  1941. && ddr->ddr_sdram_cfg & 0x00008000) {
  1942. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  1943. " should not be set at the same time.\n");
  1944. res++;
  1945. }
  1946. return res;
  1947. }
  1948. unsigned int
  1949. compute_fsl_memctl_config_regs(const memctl_options_t *popts,
  1950. fsl_ddr_cfg_regs_t *ddr,
  1951. const common_timing_params_t *common_dimm,
  1952. const dimm_params_t *dimm_params,
  1953. unsigned int dbw_cap_adj,
  1954. unsigned int size_only)
  1955. {
  1956. unsigned int i;
  1957. unsigned int cas_latency;
  1958. unsigned int additive_latency;
  1959. unsigned int sr_it;
  1960. unsigned int zq_en;
  1961. unsigned int wrlvl_en;
  1962. unsigned int ip_rev = 0;
  1963. unsigned int unq_mrs_en = 0;
  1964. int cs_en = 1;
  1965. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  1966. if (common_dimm == NULL) {
  1967. printf("Error: subset DIMM params struct null pointer\n");
  1968. return 1;
  1969. }
  1970. /*
  1971. * Process overrides first.
  1972. *
  1973. * FIXME: somehow add dereated caslat to this
  1974. */
  1975. cas_latency = (popts->cas_latency_override)
  1976. ? popts->cas_latency_override_value
  1977. : common_dimm->lowest_common_spd_caslat;
  1978. additive_latency = (popts->additive_latency_override)
  1979. ? popts->additive_latency_override_value
  1980. : common_dimm->additive_latency;
  1981. sr_it = (popts->auto_self_refresh_en)
  1982. ? popts->sr_it
  1983. : 0;
  1984. /* ZQ calibration */
  1985. zq_en = (popts->zq_en) ? 1 : 0;
  1986. /* write leveling */
  1987. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  1988. /* Chip Select Memory Bounds (CSn_BNDS) */
  1989. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1990. unsigned long long ea, sa;
  1991. unsigned int cs_per_dimm
  1992. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  1993. unsigned int dimm_number
  1994. = i / cs_per_dimm;
  1995. unsigned long long rank_density
  1996. = dimm_params[dimm_number].rank_density >> dbw_cap_adj;
  1997. if (dimm_params[dimm_number].n_ranks == 0) {
  1998. debug("Skipping setup of CS%u "
  1999. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  2000. continue;
  2001. }
  2002. if (popts->memctl_interleaving) {
  2003. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  2004. case FSL_DDR_CS0_CS1_CS2_CS3:
  2005. break;
  2006. case FSL_DDR_CS0_CS1:
  2007. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  2008. if (i > 1)
  2009. cs_en = 0;
  2010. break;
  2011. case FSL_DDR_CS2_CS3:
  2012. default:
  2013. if (i > 0)
  2014. cs_en = 0;
  2015. break;
  2016. }
  2017. sa = common_dimm->base_address;
  2018. ea = sa + common_dimm->total_mem - 1;
  2019. } else if (!popts->memctl_interleaving) {
  2020. /*
  2021. * If memory interleaving between controllers is NOT
  2022. * enabled, the starting address for each memory
  2023. * controller is distinct. However, because rank
  2024. * interleaving is enabled, the starting and ending
  2025. * addresses of the total memory on that memory
  2026. * controller needs to be programmed into its
  2027. * respective CS0_BNDS.
  2028. */
  2029. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  2030. case FSL_DDR_CS0_CS1_CS2_CS3:
  2031. sa = common_dimm->base_address;
  2032. ea = sa + common_dimm->total_mem - 1;
  2033. break;
  2034. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  2035. if ((i >= 2) && (dimm_number == 0)) {
  2036. sa = dimm_params[dimm_number].base_address +
  2037. 2 * rank_density;
  2038. ea = sa + 2 * rank_density - 1;
  2039. } else {
  2040. sa = dimm_params[dimm_number].base_address;
  2041. ea = sa + 2 * rank_density - 1;
  2042. }
  2043. break;
  2044. case FSL_DDR_CS0_CS1:
  2045. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2046. sa = dimm_params[dimm_number].base_address;
  2047. ea = sa + rank_density - 1;
  2048. if (i != 1)
  2049. sa += (i % cs_per_dimm) * rank_density;
  2050. ea += (i % cs_per_dimm) * rank_density;
  2051. } else {
  2052. sa = 0;
  2053. ea = 0;
  2054. }
  2055. if (i == 0)
  2056. ea += rank_density;
  2057. break;
  2058. case FSL_DDR_CS2_CS3:
  2059. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2060. sa = dimm_params[dimm_number].base_address;
  2061. ea = sa + rank_density - 1;
  2062. if (i != 3)
  2063. sa += (i % cs_per_dimm) * rank_density;
  2064. ea += (i % cs_per_dimm) * rank_density;
  2065. } else {
  2066. sa = 0;
  2067. ea = 0;
  2068. }
  2069. if (i == 2)
  2070. ea += (rank_density >> dbw_cap_adj);
  2071. break;
  2072. default: /* No bank(chip-select) interleaving */
  2073. sa = dimm_params[dimm_number].base_address;
  2074. ea = sa + rank_density - 1;
  2075. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2076. sa += (i % cs_per_dimm) * rank_density;
  2077. ea += (i % cs_per_dimm) * rank_density;
  2078. } else {
  2079. sa = 0;
  2080. ea = 0;
  2081. }
  2082. break;
  2083. }
  2084. }
  2085. sa >>= 24;
  2086. ea >>= 24;
  2087. if (cs_en) {
  2088. ddr->cs[i].bnds = (0
  2089. | ((sa & 0xffff) << 16) /* starting address */
  2090. | ((ea & 0xffff) << 0) /* ending address */
  2091. );
  2092. } else {
  2093. /* setting bnds to 0xffffffff for inactive CS */
  2094. ddr->cs[i].bnds = 0xffffffff;
  2095. }
  2096. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  2097. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  2098. set_csn_config_2(i, ddr);
  2099. }
  2100. /*
  2101. * In the case we only need to compute the ddr sdram size, we only need
  2102. * to set csn registers, so return from here.
  2103. */
  2104. if (size_only)
  2105. return 0;
  2106. set_ddr_eor(ddr, popts);
  2107. #if !defined(CONFIG_SYS_FSL_DDR1)
  2108. set_timing_cfg_0(ddr, popts, dimm_params);
  2109. #endif
  2110. set_timing_cfg_3(ddr, popts, common_dimm, cas_latency,
  2111. additive_latency);
  2112. set_timing_cfg_1(ddr, popts, common_dimm, cas_latency);
  2113. set_timing_cfg_2(ddr, popts, common_dimm,
  2114. cas_latency, additive_latency);
  2115. set_ddr_cdr1(ddr, popts);
  2116. set_ddr_cdr2(ddr, popts);
  2117. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  2118. ip_rev = fsl_ddr_get_version();
  2119. if (ip_rev > 0x40400)
  2120. unq_mrs_en = 1;
  2121. if ((ip_rev > 0x40700) && (popts->cswl_override != 0))
  2122. ddr->debug[18] = popts->cswl_override;
  2123. set_ddr_sdram_cfg_2(ddr, popts, unq_mrs_en);
  2124. set_ddr_sdram_mode(ddr, popts, common_dimm,
  2125. cas_latency, additive_latency, unq_mrs_en);
  2126. set_ddr_sdram_mode_2(ddr, popts, common_dimm, unq_mrs_en);
  2127. #ifdef CONFIG_SYS_FSL_DDR4
  2128. set_ddr_sdram_mode_9(ddr, popts, common_dimm, unq_mrs_en);
  2129. set_ddr_sdram_mode_10(ddr, popts, common_dimm, unq_mrs_en);
  2130. #endif
  2131. set_ddr_sdram_interval(ddr, popts, common_dimm);
  2132. set_ddr_data_init(ddr);
  2133. set_ddr_sdram_clk_cntl(ddr, popts);
  2134. set_ddr_init_addr(ddr);
  2135. set_ddr_init_ext_addr(ddr);
  2136. set_timing_cfg_4(ddr, popts);
  2137. set_timing_cfg_5(ddr, cas_latency);
  2138. #ifdef CONFIG_SYS_FSL_DDR4
  2139. set_ddr_sdram_cfg_3(ddr, popts);
  2140. set_timing_cfg_6(ddr);
  2141. set_timing_cfg_7(ddr, common_dimm);
  2142. set_timing_cfg_8(ddr, popts, common_dimm, cas_latency);
  2143. set_timing_cfg_9(ddr);
  2144. set_ddr_dq_mapping(ddr, dimm_params);
  2145. #endif
  2146. set_ddr_zq_cntl(ddr, zq_en);
  2147. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  2148. set_ddr_sr_cntr(ddr, sr_it);
  2149. set_ddr_sdram_rcw(ddr, popts, common_dimm);
  2150. #ifdef CONFIG_SYS_FSL_DDR_EMU
  2151. /* disble DDR training for emulator */
  2152. ddr->debug[2] = 0x00000400;
  2153. ddr->debug[4] = 0xff800800;
  2154. ddr->debug[5] = 0x08000800;
  2155. ddr->debug[6] = 0x08000800;
  2156. ddr->debug[7] = 0x08000800;
  2157. ddr->debug[8] = 0x08000800;
  2158. #endif
  2159. #ifdef CONFIG_SYS_FSL_ERRATUM_A004508
  2160. if ((ip_rev >= 0x40000) && (ip_rev < 0x40400))
  2161. ddr->debug[2] |= 0x00000200; /* set bit 22 */
  2162. #endif
  2163. return check_fsl_memctl_config_regs(ddr);
  2164. }