gmac_rockchip.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236
  1. /*
  2. * (C) Copyright 2015 Sjoerd Simons <sjoerd.simons@collabora.co.uk>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. *
  6. * Rockchip GMAC ethernet IP driver for U-Boot
  7. */
  8. #include <common.h>
  9. #include <dm.h>
  10. #include <clk.h>
  11. #include <phy.h>
  12. #include <syscon.h>
  13. #include <asm/io.h>
  14. #include <asm/arch/periph.h>
  15. #include <asm/arch/clock.h>
  16. #include <asm/arch/hardware.h>
  17. #include <asm/arch/grf_rk3288.h>
  18. #include <asm/arch/grf_rk3399.h>
  19. #include <dm/pinctrl.h>
  20. #include <dt-bindings/clock/rk3288-cru.h>
  21. #include "designware.h"
  22. DECLARE_GLOBAL_DATA_PTR;
  23. /*
  24. * Platform data for the gmac
  25. *
  26. * dw_eth_pdata: Required platform data for designware driver (must be first)
  27. */
  28. struct gmac_rockchip_platdata {
  29. struct dw_eth_pdata dw_eth_pdata;
  30. int tx_delay;
  31. int rx_delay;
  32. };
  33. struct rk_gmac_ops {
  34. int (*fix_mac_speed)(struct dw_eth_dev *priv);
  35. void (*set_to_rgmii)(struct gmac_rockchip_platdata *pdata);
  36. };
  37. static int gmac_rockchip_ofdata_to_platdata(struct udevice *dev)
  38. {
  39. struct gmac_rockchip_platdata *pdata = dev_get_platdata(dev);
  40. const void *blob = gd->fdt_blob;
  41. int node = dev_of_offset(dev);
  42. /* Check the new naming-style first... */
  43. pdata->tx_delay = fdtdec_get_int(blob, node, "tx_delay", -ENOENT);
  44. pdata->rx_delay = fdtdec_get_int(blob, node, "rx_delay", -ENOENT);
  45. /* ... and fall back to the old naming style or default, if necessary */
  46. if (pdata->tx_delay == -ENOENT)
  47. pdata->tx_delay = fdtdec_get_int(blob, node, "tx-delay", 0x30);
  48. if (pdata->rx_delay == -ENOENT)
  49. pdata->rx_delay = fdtdec_get_int(blob, node, "rx-delay", 0x10);
  50. return designware_eth_ofdata_to_platdata(dev);
  51. }
  52. static int rk3288_gmac_fix_mac_speed(struct dw_eth_dev *priv)
  53. {
  54. struct rk3288_grf *grf;
  55. int clk;
  56. switch (priv->phydev->speed) {
  57. case 10:
  58. clk = RK3288_GMAC_CLK_SEL_2_5M;
  59. break;
  60. case 100:
  61. clk = RK3288_GMAC_CLK_SEL_25M;
  62. break;
  63. case 1000:
  64. clk = RK3288_GMAC_CLK_SEL_125M;
  65. break;
  66. default:
  67. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  68. return -EINVAL;
  69. }
  70. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  71. rk_clrsetreg(&grf->soc_con1, RK3288_GMAC_CLK_SEL_MASK, clk);
  72. return 0;
  73. }
  74. static int rk3399_gmac_fix_mac_speed(struct dw_eth_dev *priv)
  75. {
  76. struct rk3399_grf_regs *grf;
  77. int clk;
  78. switch (priv->phydev->speed) {
  79. case 10:
  80. clk = RK3399_GMAC_CLK_SEL_2_5M;
  81. break;
  82. case 100:
  83. clk = RK3399_GMAC_CLK_SEL_25M;
  84. break;
  85. case 1000:
  86. clk = RK3399_GMAC_CLK_SEL_125M;
  87. break;
  88. default:
  89. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  90. return -EINVAL;
  91. }
  92. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  93. rk_clrsetreg(&grf->soc_con5, RK3399_GMAC_CLK_SEL_MASK, clk);
  94. return 0;
  95. }
  96. static void rk3288_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
  97. {
  98. struct rk3288_grf *grf;
  99. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  100. rk_clrsetreg(&grf->soc_con1,
  101. RK3288_RMII_MODE_MASK | RK3288_GMAC_PHY_INTF_SEL_MASK,
  102. RK3288_GMAC_PHY_INTF_SEL_RGMII);
  103. rk_clrsetreg(&grf->soc_con3,
  104. RK3288_RXCLK_DLY_ENA_GMAC_MASK |
  105. RK3288_TXCLK_DLY_ENA_GMAC_MASK |
  106. RK3288_CLK_RX_DL_CFG_GMAC_MASK |
  107. RK3288_CLK_TX_DL_CFG_GMAC_MASK,
  108. RK3288_RXCLK_DLY_ENA_GMAC_ENABLE |
  109. RK3288_TXCLK_DLY_ENA_GMAC_ENABLE |
  110. pdata->rx_delay << RK3288_CLK_RX_DL_CFG_GMAC_SHIFT |
  111. pdata->tx_delay << RK3288_CLK_TX_DL_CFG_GMAC_SHIFT);
  112. }
  113. static void rk3399_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
  114. {
  115. struct rk3399_grf_regs *grf;
  116. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  117. rk_clrsetreg(&grf->soc_con5,
  118. RK3399_GMAC_PHY_INTF_SEL_MASK,
  119. RK3399_GMAC_PHY_INTF_SEL_RGMII);
  120. rk_clrsetreg(&grf->soc_con6,
  121. RK3399_RXCLK_DLY_ENA_GMAC_MASK |
  122. RK3399_TXCLK_DLY_ENA_GMAC_MASK |
  123. RK3399_CLK_RX_DL_CFG_GMAC_MASK |
  124. RK3399_CLK_TX_DL_CFG_GMAC_MASK,
  125. RK3399_RXCLK_DLY_ENA_GMAC_ENABLE |
  126. RK3399_TXCLK_DLY_ENA_GMAC_ENABLE |
  127. pdata->rx_delay << RK3399_CLK_RX_DL_CFG_GMAC_SHIFT |
  128. pdata->tx_delay << RK3399_CLK_TX_DL_CFG_GMAC_SHIFT);
  129. }
  130. static int gmac_rockchip_probe(struct udevice *dev)
  131. {
  132. struct gmac_rockchip_platdata *pdata = dev_get_platdata(dev);
  133. struct rk_gmac_ops *ops =
  134. (struct rk_gmac_ops *)dev_get_driver_data(dev);
  135. struct clk clk;
  136. int ret;
  137. ret = clk_get_by_index(dev, 0, &clk);
  138. if (ret)
  139. return ret;
  140. /* Since mac_clk is fed by an external clock we can use 0 here */
  141. ret = clk_set_rate(&clk, 0);
  142. if (ret)
  143. return ret;
  144. /* Set to RGMII mode */
  145. ops->set_to_rgmii(pdata);
  146. return designware_eth_probe(dev);
  147. }
  148. static int gmac_rockchip_eth_start(struct udevice *dev)
  149. {
  150. struct eth_pdata *pdata = dev_get_platdata(dev);
  151. struct dw_eth_dev *priv = dev_get_priv(dev);
  152. struct rk_gmac_ops *ops =
  153. (struct rk_gmac_ops *)dev_get_driver_data(dev);
  154. int ret;
  155. ret = designware_eth_init(priv, pdata->enetaddr);
  156. if (ret)
  157. return ret;
  158. ret = ops->fix_mac_speed(priv);
  159. if (ret)
  160. return ret;
  161. ret = designware_eth_enable(priv);
  162. if (ret)
  163. return ret;
  164. return 0;
  165. }
  166. const struct eth_ops gmac_rockchip_eth_ops = {
  167. .start = gmac_rockchip_eth_start,
  168. .send = designware_eth_send,
  169. .recv = designware_eth_recv,
  170. .free_pkt = designware_eth_free_pkt,
  171. .stop = designware_eth_stop,
  172. .write_hwaddr = designware_eth_write_hwaddr,
  173. };
  174. const struct rk_gmac_ops rk3288_gmac_ops = {
  175. .fix_mac_speed = rk3288_gmac_fix_mac_speed,
  176. .set_to_rgmii = rk3288_gmac_set_to_rgmii,
  177. };
  178. const struct rk_gmac_ops rk3399_gmac_ops = {
  179. .fix_mac_speed = rk3399_gmac_fix_mac_speed,
  180. .set_to_rgmii = rk3399_gmac_set_to_rgmii,
  181. };
  182. static const struct udevice_id rockchip_gmac_ids[] = {
  183. { .compatible = "rockchip,rk3288-gmac",
  184. .data = (ulong)&rk3288_gmac_ops },
  185. { .compatible = "rockchip,rk3399-gmac",
  186. .data = (ulong)&rk3399_gmac_ops },
  187. { }
  188. };
  189. U_BOOT_DRIVER(eth_gmac_rockchip) = {
  190. .name = "gmac_rockchip",
  191. .id = UCLASS_ETH,
  192. .of_match = rockchip_gmac_ids,
  193. .ofdata_to_platdata = gmac_rockchip_ofdata_to_platdata,
  194. .probe = gmac_rockchip_probe,
  195. .ops = &gmac_rockchip_eth_ops,
  196. .priv_auto_alloc_size = sizeof(struct dw_eth_dev),
  197. .platdata_auto_alloc_size = sizeof(struct gmac_rockchip_platdata),
  198. .flags = DM_FLAG_ALLOC_PRIV_DMA,
  199. };