grf_rk3288.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827
  1. /*
  2. * (C) Copyright 2015 Google, Inc
  3. * Copyright 2014 Rockchip Inc.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0
  6. */
  7. #ifndef _ASM_ARCH_GRF_RK3288_H
  8. #define _ASM_ARCH_GRF_RK3288_H
  9. struct rk3288_grf_gpio_lh {
  10. u32 l;
  11. u32 h;
  12. };
  13. struct rk3288_grf {
  14. u32 reserved[3];
  15. u32 gpio1d_iomux;
  16. u32 gpio2a_iomux;
  17. u32 gpio2b_iomux;
  18. u32 gpio2c_iomux;
  19. u32 reserved2;
  20. u32 gpio3a_iomux;
  21. u32 gpio3b_iomux;
  22. u32 gpio3c_iomux;
  23. u32 gpio3dl_iomux;
  24. u32 gpio3dh_iomux;
  25. u32 gpio4al_iomux;
  26. u32 gpio4ah_iomux;
  27. u32 gpio4bl_iomux;
  28. u32 reserved3;
  29. u32 gpio4c_iomux;
  30. u32 gpio4d_iomux;
  31. u32 reserved4;
  32. u32 gpio5b_iomux;
  33. u32 gpio5c_iomux;
  34. u32 reserved5;
  35. u32 gpio6a_iomux;
  36. u32 gpio6b_iomux;
  37. u32 gpio6c_iomux;
  38. u32 reserved6;
  39. u32 gpio7a_iomux;
  40. u32 gpio7b_iomux;
  41. u32 gpio7cl_iomux;
  42. u32 gpio7ch_iomux;
  43. u32 reserved7;
  44. u32 gpio8a_iomux;
  45. u32 gpio8b_iomux;
  46. u32 reserved8[30];
  47. struct rk3288_grf_gpio_lh gpio_sr[8];
  48. u32 gpio1_p[8][4];
  49. u32 gpio1_e[8][4];
  50. u32 gpio_smt;
  51. u32 soc_con0;
  52. u32 soc_con1;
  53. u32 soc_con2;
  54. u32 soc_con3;
  55. u32 soc_con4;
  56. u32 soc_con5;
  57. u32 soc_con6;
  58. u32 soc_con7;
  59. u32 soc_con8;
  60. u32 soc_con9;
  61. u32 soc_con10;
  62. u32 soc_con11;
  63. u32 soc_con12;
  64. u32 soc_con13;
  65. u32 soc_con14;
  66. u32 soc_status[22];
  67. u32 reserved9[2];
  68. u32 peridmac_con[4];
  69. u32 ddrc0_con0;
  70. u32 ddrc1_con0;
  71. u32 cpu_con[5];
  72. u32 reserved10[3];
  73. u32 cpu_status0;
  74. u32 reserved11;
  75. u32 uoc0_con[5];
  76. u32 uoc1_con[5];
  77. u32 uoc2_con[4];
  78. u32 uoc3_con[2];
  79. u32 uoc4_con[2];
  80. u32 pvtm_con[3];
  81. u32 pvtm_status[3];
  82. u32 io_vsel;
  83. u32 saradc_testbit;
  84. u32 tsadc_testbit_l;
  85. u32 tsadc_testbit_h;
  86. u32 os_reg[4];
  87. u32 reserved12;
  88. u32 soc_con15;
  89. u32 soc_con16;
  90. };
  91. struct rk3288_sgrf {
  92. u32 soc_con0;
  93. u32 soc_con1;
  94. u32 soc_con2;
  95. u32 soc_con3;
  96. u32 soc_con4;
  97. u32 soc_con5;
  98. u32 reserved1[(0x20-0x18)/4];
  99. u32 busdmac_con[2];
  100. u32 reserved2[(0x40-0x28)/4];
  101. u32 cpu_con[3];
  102. u32 reserved3[(0x50-0x4c)/4];
  103. u32 soc_con6;
  104. u32 soc_con7;
  105. u32 soc_con8;
  106. u32 soc_con9;
  107. u32 soc_con10;
  108. u32 soc_con11;
  109. u32 soc_con12;
  110. u32 soc_con13;
  111. u32 soc_con14;
  112. u32 soc_con15;
  113. u32 soc_con16;
  114. u32 soc_con17;
  115. u32 soc_con18;
  116. u32 soc_con19;
  117. u32 soc_con20;
  118. u32 soc_con21;
  119. u32 reserved4[(0x100-0x90)/4];
  120. u32 soc_status[2];
  121. u32 reserved5[(0x120-0x108)/4];
  122. u32 fast_boot_addr;
  123. };
  124. /* GRF_GPIO1D_IOMUX */
  125. enum {
  126. GPIO1D3_SHIFT = 6,
  127. GPIO1D3_MASK = 1,
  128. GPIO1D3_GPIO = 0,
  129. GPIO1D3_LCDC0_DCLK,
  130. GPIO1D2_SHIFT = 4,
  131. GPIO1D2_MASK = 1,
  132. GPIO1D2_GPIO = 0,
  133. GPIO1D2_LCDC0_DEN,
  134. GPIO1D1_SHIFT = 2,
  135. GPIO1D1_MASK = 1,
  136. GPIO1D1_GPIO = 0,
  137. GPIO1D1_LCDC0_VSYNC,
  138. GPIO1D0_SHIFT = 0,
  139. GPIO1D0_MASK = 1,
  140. GPIO1D0_GPIO = 0,
  141. GPIO1D0_LCDC0_HSYNC,
  142. };
  143. /* GRF_GPIO2C_IOMUX */
  144. enum {
  145. GPIO2C1_SHIFT = 2,
  146. GPIO2C1_MASK = 1,
  147. GPIO2C1_GPIO = 0,
  148. GPIO2C1_I2C3CAM_SDA,
  149. GPIO2C0_SHIFT = 0,
  150. GPIO2C0_MASK = 1,
  151. GPIO2C0_GPIO = 0,
  152. GPIO2C0_I2C3CAM_SCL,
  153. };
  154. /* GRF_GPIO3A_IOMUX */
  155. enum {
  156. GPIO3A7_SHIFT = 14,
  157. GPIO3A7_MASK = 3,
  158. GPIO3A7_GPIO = 0,
  159. GPIO3A7_FLASH0_DATA7,
  160. GPIO3A7_EMMC_DATA7,
  161. GPIO3A6_SHIFT = 12,
  162. GPIO3A6_MASK = 3,
  163. GPIO3A6_GPIO = 0,
  164. GPIO3A6_FLASH0_DATA6,
  165. GPIO3A6_EMMC_DATA6,
  166. GPIO3A5_SHIFT = 10,
  167. GPIO3A5_MASK = 3,
  168. GPIO3A5_GPIO = 0,
  169. GPIO3A5_FLASH0_DATA5,
  170. GPIO3A5_EMMC_DATA5,
  171. GPIO3A4_SHIFT = 8,
  172. GPIO3A4_MASK = 3,
  173. GPIO3A4_GPIO = 0,
  174. GPIO3A4_FLASH0_DATA4,
  175. GPIO3A4_EMMC_DATA4,
  176. GPIO3A3_SHIFT = 6,
  177. GPIO3A3_MASK = 3,
  178. GPIO3A3_GPIO = 0,
  179. GPIO3A3_FLASH0_DATA3,
  180. GPIO3A3_EMMC_DATA3,
  181. GPIO3A2_SHIFT = 4,
  182. GPIO3A2_MASK = 3,
  183. GPIO3A2_GPIO = 0,
  184. GPIO3A2_FLASH0_DATA2,
  185. GPIO3A2_EMMC_DATA2,
  186. GPIO3A1_SHIFT = 2,
  187. GPIO3A1_MASK = 3,
  188. GPIO3A1_GPIO = 0,
  189. GPIO3A1_FLASH0_DATA1,
  190. GPIO3A1_EMMC_DATA1,
  191. GPIO3A0_SHIFT = 0,
  192. GPIO3A0_MASK = 3,
  193. GPIO3A0_GPIO = 0,
  194. GPIO3A0_FLASH0_DATA0,
  195. GPIO3A0_EMMC_DATA0,
  196. };
  197. /* GRF_GPIO3B_IOMUX */
  198. enum {
  199. GPIO3B7_SHIFT = 14,
  200. GPIO3B7_MASK = 1,
  201. GPIO3B7_GPIO = 0,
  202. GPIO3B7_FLASH0_CSN1,
  203. GPIO3B6_SHIFT = 12,
  204. GPIO3B6_MASK = 1,
  205. GPIO3B6_GPIO = 0,
  206. GPIO3B6_FLASH0_CSN0,
  207. GPIO3B5_SHIFT = 10,
  208. GPIO3B5_MASK = 1,
  209. GPIO3B5_GPIO = 0,
  210. GPIO3B5_FLASH0_WRN,
  211. GPIO3B4_SHIFT = 8,
  212. GPIO3B4_MASK = 1,
  213. GPIO3B4_GPIO = 0,
  214. GPIO3B4_FLASH0_CLE,
  215. GPIO3B3_SHIFT = 6,
  216. GPIO3B3_MASK = 1,
  217. GPIO3B3_GPIO = 0,
  218. GPIO3B3_FLASH0_ALE,
  219. GPIO3B2_SHIFT = 4,
  220. GPIO3B2_MASK = 1,
  221. GPIO3B2_GPIO = 0,
  222. GPIO3B2_FLASH0_RDN,
  223. GPIO3B1_SHIFT = 2,
  224. GPIO3B1_MASK = 3,
  225. GPIO3B1_GPIO = 0,
  226. GPIO3B1_FLASH0_WP,
  227. GPIO3B1_EMMC_PWREN,
  228. GPIO3B0_SHIFT = 0,
  229. GPIO3B0_MASK = 1,
  230. GPIO3B0_GPIO = 0,
  231. GPIO3B0_FLASH0_RDY,
  232. };
  233. /* GRF_GPIO3C_IOMUX */
  234. enum {
  235. GPIO3C2_SHIFT = 4,
  236. GPIO3C2_MASK = 3,
  237. GPIO3C2_GPIO = 0,
  238. GPIO3C2_FLASH0_DQS,
  239. GPIO3C2_EMMC_CLKOUT,
  240. GPIO3C1_SHIFT = 2,
  241. GPIO3C1_MASK = 3,
  242. GPIO3C1_GPIO = 0,
  243. GPIO3C1_FLASH0_CSN3,
  244. GPIO3C1_EMMC_RSTNOUT,
  245. GPIO3C0_SHIFT = 0,
  246. GPIO3C0_MASK = 3,
  247. GPIO3C0_GPIO = 0,
  248. GPIO3C0_FLASH0_CSN2,
  249. GPIO3C0_EMMC_CMD,
  250. };
  251. /* GRF_GPIO4C_IOMUX */
  252. enum {
  253. GPIO4C7_SHIFT = 14,
  254. GPIO4C7_MASK = 1,
  255. GPIO4C7_GPIO = 0,
  256. GPIO4C7_SDIO0_DATA3,
  257. GPIO4C6_SHIFT = 12,
  258. GPIO4C6_MASK = 1,
  259. GPIO4C6_GPIO = 0,
  260. GPIO4C6_SDIO0_DATA2,
  261. GPIO4C5_SHIFT = 10,
  262. GPIO4C5_MASK = 1,
  263. GPIO4C5_GPIO = 0,
  264. GPIO4C5_SDIO0_DATA1,
  265. GPIO4C4_SHIFT = 8,
  266. GPIO4C4_MASK = 1,
  267. GPIO4C4_GPIO = 0,
  268. GPIO4C4_SDIO0_DATA0,
  269. GPIO4C3_SHIFT = 6,
  270. GPIO4C3_MASK = 1,
  271. GPIO4C3_GPIO = 0,
  272. GPIO4C3_UART0BT_RTSN,
  273. GPIO4C2_SHIFT = 4,
  274. GPIO4C2_MASK = 1,
  275. GPIO4C2_GPIO = 0,
  276. GPIO4C2_UART0BT_CTSN,
  277. GPIO4C1_SHIFT = 2,
  278. GPIO4C1_MASK = 1,
  279. GPIO4C1_GPIO = 0,
  280. GPIO4C1_UART0BT_SOUT,
  281. GPIO4C0_SHIFT = 0,
  282. GPIO4C0_MASK = 1,
  283. GPIO4C0_GPIO = 0,
  284. GPIO4C0_UART0BT_SIN,
  285. };
  286. /* GRF_GPIO5B_IOMUX */
  287. enum {
  288. GPIO5B7_SHIFT = 14,
  289. GPIO5B7_MASK = 3,
  290. GPIO5B7_GPIO = 0,
  291. GPIO5B7_SPI0_RXD,
  292. GPIO5B7_TS0_DATA7,
  293. GPIO5B7_UART4EXP_SIN,
  294. GPIO5B6_SHIFT = 12,
  295. GPIO5B6_MASK = 3,
  296. GPIO5B6_GPIO = 0,
  297. GPIO5B6_SPI0_TXD,
  298. GPIO5B6_TS0_DATA6,
  299. GPIO5B6_UART4EXP_SOUT,
  300. GPIO5B5_SHIFT = 10,
  301. GPIO5B5_MASK = 3,
  302. GPIO5B5_GPIO = 0,
  303. GPIO5B5_SPI0_CSN0,
  304. GPIO5B5_TS0_DATA5,
  305. GPIO5B5_UART4EXP_RTSN,
  306. GPIO5B4_SHIFT = 8,
  307. GPIO5B4_MASK = 3,
  308. GPIO5B4_GPIO = 0,
  309. GPIO5B4_SPI0_CLK,
  310. GPIO5B4_TS0_DATA4,
  311. GPIO5B4_UART4EXP_CTSN,
  312. GPIO5B3_SHIFT = 6,
  313. GPIO5B3_MASK = 3,
  314. GPIO5B3_GPIO = 0,
  315. GPIO5B3_UART1BB_RTSN,
  316. GPIO5B3_TS0_DATA3,
  317. GPIO5B2_SHIFT = 4,
  318. GPIO5B2_MASK = 3,
  319. GPIO5B2_GPIO = 0,
  320. GPIO5B2_UART1BB_CTSN,
  321. GPIO5B2_TS0_DATA2,
  322. GPIO5B1_SHIFT = 2,
  323. GPIO5B1_MASK = 3,
  324. GPIO5B1_GPIO = 0,
  325. GPIO5B1_UART1BB_SOUT,
  326. GPIO5B1_TS0_DATA1,
  327. GPIO5B0_SHIFT = 0,
  328. GPIO5B0_MASK = 3,
  329. GPIO5B0_GPIO = 0,
  330. GPIO5B0_UART1BB_SIN,
  331. GPIO5B0_TS0_DATA0,
  332. };
  333. /* GRF_GPIO5C_IOMUX */
  334. enum {
  335. GPIO5C3_SHIFT = 6,
  336. GPIO5C3_MASK = 1,
  337. GPIO5C3_GPIO = 0,
  338. GPIO5C3_TS0_ERR,
  339. GPIO5C2_SHIFT = 4,
  340. GPIO5C2_MASK = 1,
  341. GPIO5C2_GPIO = 0,
  342. GPIO5C2_TS0_CLK,
  343. GPIO5C1_SHIFT = 2,
  344. GPIO5C1_MASK = 1,
  345. GPIO5C1_GPIO = 0,
  346. GPIO5C1_TS0_VALID,
  347. GPIO5C0_SHIFT = 0,
  348. GPIO5C0_MASK = 3,
  349. GPIO5C0_GPIO = 0,
  350. GPIO5C0_SPI0_CSN1,
  351. GPIO5C0_TS0_SYNC,
  352. };
  353. /* GRF_GPIO6B_IOMUX */
  354. enum {
  355. GPIO6B3_SHIFT = 6,
  356. GPIO6B3_MASK = 1,
  357. GPIO6B3_GPIO = 0,
  358. GPIO6B3_SPDIF_TX,
  359. GPIO6B2_SHIFT = 4,
  360. GPIO6B2_MASK = 1,
  361. GPIO6B2_GPIO = 0,
  362. GPIO6B2_I2C1AUDIO_SCL,
  363. GPIO6B1_SHIFT = 2,
  364. GPIO6B1_MASK = 1,
  365. GPIO6B1_GPIO = 0,
  366. GPIO6B1_I2C1AUDIO_SDA,
  367. GPIO6B0_SHIFT = 0,
  368. GPIO6B0_MASK = 1,
  369. GPIO6B0_GPIO = 0,
  370. GPIO6B0_I2S_CLK,
  371. };
  372. /* GRF_GPIO6C_IOMUX */
  373. enum {
  374. GPIO6C6_SHIFT = 12,
  375. GPIO6C6_MASK = 1,
  376. GPIO6C6_GPIO = 0,
  377. GPIO6C6_SDMMC0_DECTN,
  378. GPIO6C5_SHIFT = 10,
  379. GPIO6C5_MASK = 1,
  380. GPIO6C5_GPIO = 0,
  381. GPIO6C5_SDMMC0_CMD,
  382. GPIO6C4_SHIFT = 8,
  383. GPIO6C4_MASK = 3,
  384. GPIO6C4_GPIO = 0,
  385. GPIO6C4_SDMMC0_CLKOUT,
  386. GPIO6C4_JTAG_TDO,
  387. GPIO6C3_SHIFT = 6,
  388. GPIO6C3_MASK = 3,
  389. GPIO6C3_GPIO = 0,
  390. GPIO6C3_SDMMC0_DATA3,
  391. GPIO6C3_JTAG_TCK,
  392. GPIO6C2_SHIFT = 4,
  393. GPIO6C2_MASK = 3,
  394. GPIO6C2_GPIO = 0,
  395. GPIO6C2_SDMMC0_DATA2,
  396. GPIO6C2_JTAG_TDI,
  397. GPIO6C1_SHIFT = 2,
  398. GPIO6C1_MASK = 3,
  399. GPIO6C1_GPIO = 0,
  400. GPIO6C1_SDMMC0_DATA1,
  401. GPIO6C1_JTAG_TRSTN,
  402. GPIO6C0_SHIFT = 0,
  403. GPIO6C0_MASK = 3,
  404. GPIO6C0_GPIO = 0,
  405. GPIO6C0_SDMMC0_DATA0,
  406. GPIO6C0_JTAG_TMS,
  407. };
  408. /* GRF_GPIO7A_IOMUX */
  409. enum {
  410. GPIO7A7_SHIFT = 14,
  411. GPIO7A7_MASK = 3,
  412. GPIO7A7_GPIO = 0,
  413. GPIO7A7_UART3GPS_SIN,
  414. GPIO7A7_GPS_MAG,
  415. GPIO7A7_HSADCT1_DATA0,
  416. GPIO7A1_SHIFT = 2,
  417. GPIO7A1_MASK = 1,
  418. GPIO7A1_GPIO = 0,
  419. GPIO7A1_PWM_1,
  420. GPIO7A0_SHIFT = 0,
  421. GPIO7A0_MASK = 3,
  422. GPIO7A0_GPIO = 0,
  423. GPIO7A0_PWM_0,
  424. GPIO7A0_VOP0_PWM,
  425. GPIO7A0_VOP1_PWM,
  426. };
  427. /* GRF_GPIO7B_IOMUX */
  428. enum {
  429. GPIO7B7_SHIFT = 14,
  430. GPIO7B7_MASK = 3,
  431. GPIO7B7_GPIO = 0,
  432. GPIO7B7_ISP_SHUTTERTRIG,
  433. GPIO7B7_SPI1_TXD,
  434. GPIO7B6_SHIFT = 12,
  435. GPIO7B6_MASK = 3,
  436. GPIO7B6_GPIO = 0,
  437. GPIO7B6_ISP_PRELIGHTTRIG,
  438. GPIO7B6_SPI1_RXD,
  439. GPIO7B5_SHIFT = 10,
  440. GPIO7B5_MASK = 3,
  441. GPIO7B5_GPIO = 0,
  442. GPIO7B5_ISP_FLASHTRIGOUT,
  443. GPIO7B5_SPI1_CSN0,
  444. GPIO7B4_SHIFT = 8,
  445. GPIO7B4_MASK = 3,
  446. GPIO7B4_GPIO = 0,
  447. GPIO7B4_ISP_SHUTTEREN,
  448. GPIO7B4_SPI1_CLK,
  449. GPIO7B3_SHIFT = 6,
  450. GPIO7B3_MASK = 3,
  451. GPIO7B3_GPIO = 0,
  452. GPIO7B3_USB_DRVVBUS1,
  453. GPIO7B3_EDP_HOTPLUG,
  454. GPIO7B2_SHIFT = 4,
  455. GPIO7B2_MASK = 3,
  456. GPIO7B2_GPIO = 0,
  457. GPIO7B2_UART3GPS_RTSN,
  458. GPIO7B2_USB_DRVVBUS0,
  459. GPIO7B1_SHIFT = 2,
  460. GPIO7B1_MASK = 3,
  461. GPIO7B1_GPIO = 0,
  462. GPIO7B1_UART3GPS_CTSN,
  463. GPIO7B1_GPS_RFCLK,
  464. GPIO7B1_GPST1_CLK,
  465. GPIO7B0_SHIFT = 0,
  466. GPIO7B0_MASK = 3,
  467. GPIO7B0_GPIO = 0,
  468. GPIO7B0_UART3GPS_SOUT,
  469. GPIO7B0_GPS_SIG,
  470. GPIO7B0_HSADCT1_DATA1,
  471. };
  472. /* GRF_GPIO7CL_IOMUX */
  473. enum {
  474. GPIO7C3_SHIFT = 12,
  475. GPIO7C3_MASK = 3,
  476. GPIO7C3_GPIO = 0,
  477. GPIO7C3_I2C5HDMI_SDA,
  478. GPIO7C3_EDPHDMII2C_SDA,
  479. GPIO7C2_SHIFT = 8,
  480. GPIO7C2_MASK = 1,
  481. GPIO7C2_GPIO = 0,
  482. GPIO7C2_I2C4TP_SCL,
  483. GPIO7C1_SHIFT = 4,
  484. GPIO7C1_MASK = 1,
  485. GPIO7C1_GPIO = 0,
  486. GPIO7C1_I2C4TP_SDA,
  487. GPIO7C0_SHIFT = 0,
  488. GPIO7C0_MASK = 3,
  489. GPIO7C0_GPIO = 0,
  490. GPIO7C0_ISP_FLASHTRIGIN,
  491. GPIO7C0_EDPHDMI_CECINOUTT1,
  492. };
  493. /* GRF_GPIO7CH_IOMUX */
  494. enum {
  495. GPIO7C7_SHIFT = 12,
  496. GPIO7C7_MASK = 7,
  497. GPIO7C7_GPIO = 0,
  498. GPIO7C7_UART2DBG_SOUT,
  499. GPIO7C7_UART2DBG_SIROUT,
  500. GPIO7C7_PWM_3,
  501. GPIO7C7_EDPHDMI_CECINOUT,
  502. GPIO7C6_SHIFT = 8,
  503. GPIO7C6_MASK = 3,
  504. GPIO7C6_GPIO = 0,
  505. GPIO7C6_UART2DBG_SIN,
  506. GPIO7C6_UART2DBG_SIRIN,
  507. GPIO7C6_PWM_2,
  508. GPIO7C4_SHIFT = 0,
  509. GPIO7C4_MASK = 3,
  510. GPIO7C4_GPIO = 0,
  511. GPIO7C4_I2C5HDMI_SCL,
  512. GPIO7C4_EDPHDMII2C_SCL,
  513. };
  514. /* GRF_GPIO8A_IOMUX */
  515. enum {
  516. GPIO8A7_SHIFT = 14,
  517. GPIO8A7_MASK = 3,
  518. GPIO8A7_GPIO = 0,
  519. GPIO8A7_SPI2_CSN0,
  520. GPIO8A7_SC_DETECT,
  521. GPIO8A7_RESERVE,
  522. GPIO8A6_SHIFT = 12,
  523. GPIO8A6_MASK = 3,
  524. GPIO8A6_GPIO = 0,
  525. GPIO8A6_SPI2_CLK,
  526. GPIO8A6_SC_IO,
  527. GPIO8A6_RESERVE,
  528. GPIO8A5_SHIFT = 10,
  529. GPIO8A5_MASK = 3,
  530. GPIO8A5_GPIO = 0,
  531. GPIO8A5_I2C2SENSOR_SCL,
  532. GPIO8A5_SC_CLK,
  533. GPIO8A4_SHIFT = 8,
  534. GPIO8A4_MASK = 3,
  535. GPIO8A4_GPIO = 0,
  536. GPIO8A4_I2C2SENSOR_SDA,
  537. GPIO8A4_SC_RST,
  538. GPIO8A3_SHIFT = 6,
  539. GPIO8A3_MASK = 3,
  540. GPIO8A3_GPIO = 0,
  541. GPIO8A3_SPI2_CSN1,
  542. GPIO8A3_SC_IOT1,
  543. GPIO8A2_SHIFT = 4,
  544. GPIO8A2_MASK = 1,
  545. GPIO8A2_GPIO = 0,
  546. GPIO8A2_SC_DETECTT1,
  547. GPIO8A1_SHIFT = 2,
  548. GPIO8A1_MASK = 3,
  549. GPIO8A1_GPIO = 0,
  550. GPIO8A1_PS2_DATA,
  551. GPIO8A1_SC_VCC33V,
  552. GPIO8A0_SHIFT = 0,
  553. GPIO8A0_MASK = 3,
  554. GPIO8A0_GPIO = 0,
  555. GPIO8A0_PS2_CLK,
  556. GPIO8A0_SC_VCC18V,
  557. };
  558. /* GRF_GPIO8B_IOMUX */
  559. enum {
  560. GPIO8B1_SHIFT = 2,
  561. GPIO8B1_MASK = 3,
  562. GPIO8B1_GPIO = 0,
  563. GPIO8B1_SPI2_TXD,
  564. GPIO8B1_SC_CLK,
  565. GPIO8B0_SHIFT = 0,
  566. GPIO8B0_MASK = 3,
  567. GPIO8B0_GPIO = 0,
  568. GPIO8B0_SPI2_RXD,
  569. GPIO8B0_SC_RST,
  570. };
  571. /* GRF_SOC_CON0 */
  572. enum {
  573. PAUSE_MMC_PERI_SHIFT = 0xf,
  574. PAUSE_MMC_PERI_MASK = 1,
  575. PAUSE_EMEM_PERI_SHIFT = 0xe,
  576. PAUSE_EMEM_PERI_MASK = 1,
  577. PAUSE_USB_PERI_SHIFT = 0xd,
  578. PAUSE_USB_PERI_MASK = 1,
  579. GRF_FORCE_JTAG_SHIFT = 0xc,
  580. GRF_FORCE_JTAG_MASK = 1,
  581. GRF_CORE_IDLE_REQ_MODE_SEL1_SHIFT = 0xb,
  582. GRF_CORE_IDLE_REQ_MODE_SEL1_MASK = 1,
  583. GRF_CORE_IDLE_REQ_MODE_SEL0_SHIFT = 0xa,
  584. GRF_CORE_IDLE_REQ_MODE_SEL0_MASK = 1,
  585. DDR1_16BIT_EN_SHIFT = 9,
  586. DDR1_16BIT_EN_MASK = 1,
  587. DDR0_16BIT_EN_SHIFT = 8,
  588. DDR0_16BIT_EN_MASK = 1,
  589. VCODEC_SHIFT = 7,
  590. VCODEC_MASK = 1,
  591. VCODEC_SELECT_VEPU_ACLK = 0,
  592. VCODEC_SELECT_VDPU_ACLK,
  593. UPCTL1_C_ACTIVE_IN_SHIFT = 6,
  594. UPCTL1_C_ACTIVE_IN_MASK = 1,
  595. UPCTL1_C_ACTIVE_IN_MAY = 0,
  596. UPCTL1_C_ACTIVE_IN_WILL,
  597. UPCTL0_C_ACTIVE_IN_SHIFT = 5,
  598. UPCTL0_C_ACTIVE_IN_MASK = 1,
  599. UPCTL0_C_ACTIVE_IN_MAY = 0,
  600. UPCTL0_C_ACTIVE_IN_WILL,
  601. MSCH1_MAINDDR3_SHIFT = 4,
  602. MSCH1_MAINDDR3_MASK = 1,
  603. MSCH1_MAINDDR3_DDR3 = 1,
  604. MSCH0_MAINDDR3_SHIFT = 3,
  605. MSCH0_MAINDDR3_MASK = 1,
  606. MSCH0_MAINDDR3_DDR3 = 1,
  607. MSCH1_MAINPARTIALPOP_SHIFT = 2,
  608. MSCH1_MAINPARTIALPOP_MASK = 1,
  609. MSCH0_MAINPARTIALPOP_SHIFT = 1,
  610. MSCH0_MAINPARTIALPOP_MASK = 1,
  611. };
  612. /* GRF_SOC_CON1 */
  613. enum {
  614. RK3288_RMII_MODE_SHIFT = 14,
  615. RK3288_RMII_MODE_MASK = (1 << RK3288_RMII_MODE_SHIFT),
  616. RK3288_RMII_MODE = (1 << RK3288_RMII_MODE_SHIFT),
  617. RK3288_GMAC_CLK_SEL_SHIFT = 12,
  618. RK3288_GMAC_CLK_SEL_MASK = (3 << RK3288_GMAC_CLK_SEL_SHIFT),
  619. RK3288_GMAC_CLK_SEL_125M = (0 << RK3288_GMAC_CLK_SEL_SHIFT),
  620. RK3288_GMAC_CLK_SEL_25M = (3 << RK3288_GMAC_CLK_SEL_SHIFT),
  621. RK3288_GMAC_CLK_SEL_2_5M = (2 << RK3288_GMAC_CLK_SEL_SHIFT),
  622. RK3288_RMII_CLK_SEL_SHIFT = 11,
  623. RK3288_RMII_CLK_SEL_MASK = (1 << RK3288_RMII_CLK_SEL_SHIFT),
  624. RK3288_RMII_CLK_SEL_2_5M = (0 << RK3288_RMII_CLK_SEL_SHIFT),
  625. RK3288_RMII_CLK_SEL_25M = (1 << RK3288_RMII_CLK_SEL_SHIFT),
  626. GMAC_SPEED_SHIFT = 0xa,
  627. GMAC_SPEED_MASK = 1,
  628. GMAC_SPEED_10M = 0,
  629. GMAC_SPEED_100M,
  630. GMAC_FLOWCTRL_SHIFT = 0x9,
  631. GMAC_FLOWCTRL_MASK = 1,
  632. RK3288_GMAC_PHY_INTF_SEL_SHIFT = 6,
  633. RK3288_GMAC_PHY_INTF_SEL_MASK = (7 << RK3288_GMAC_PHY_INTF_SEL_SHIFT),
  634. RK3288_GMAC_PHY_INTF_SEL_RGMII = (1 << RK3288_GMAC_PHY_INTF_SEL_SHIFT),
  635. RK3288_GMAC_PHY_INTF_SEL_RMII = (4 << RK3288_GMAC_PHY_INTF_SEL_SHIFT),
  636. HOST_REMAP_SHIFT = 0x5,
  637. HOST_REMAP_MASK = 1
  638. };
  639. /* GRF_SOC_CON2 */
  640. enum {
  641. UPCTL1_LPDDR3_ODT_EN_SHIFT = 0xd,
  642. UPCTL1_LPDDR3_ODT_EN_MASK = 1,
  643. UPCTL1_LPDDR3_ODT_EN_ODT = 1,
  644. UPCTL1_BST_DIABLE_SHIFT = 0xc,
  645. UPCTL1_BST_DIABLE_MASK = 1,
  646. UPCTL1_BST_DIABLE_DISABLE = 1,
  647. LPDDR3_EN1_SHIFT = 0xb,
  648. LPDDR3_EN1_MASK = 1,
  649. LPDDR3_EN1_LPDDR3 = 1,
  650. UPCTL0_LPDDR3_ODT_EN_SHIFT = 0xa,
  651. UPCTL0_LPDDR3_ODT_EN_MASK = 1,
  652. UPCTL0_LPDDR3_ODT_EN_ODT_ENABLE = 1,
  653. UPCTL0_BST_DIABLE_SHIFT = 9,
  654. UPCTL0_BST_DIABLE_MASK = 1,
  655. UPCTL0_BST_DIABLE_DISABLE = 1,
  656. LPDDR3_EN0_SHIFT = 8,
  657. LPDDR3_EN0_MASK = 1,
  658. LPDDR3_EN0_LPDDR3 = 1,
  659. GRF_POC_FLASH0_CTRL_SHIFT = 7,
  660. GRF_POC_FLASH0_CTRL_MASK = 1,
  661. GRF_POC_FLASH0_CTRL_GPIO3C_3 = 0,
  662. GRF_POC_FLASH0_CTRL_GRF_IO_VSEL,
  663. SIMCARD_MUX_SHIFT = 6,
  664. SIMCARD_MUX_MASK = 1,
  665. SIMCARD_MUX_USE_A = 1,
  666. SIMCARD_MUX_USE_B = 0,
  667. GRF_SPDIF_2CH_EN_SHIFT = 1,
  668. GRF_SPDIF_2CH_EN_MASK = 1,
  669. GRF_SPDIF_2CH_EN_8CH = 0,
  670. GRF_SPDIF_2CH_EN_2CH,
  671. PWM_SHIFT = 0,
  672. PWM_MASK = 1,
  673. PWM_RK = 1,
  674. PWM_PWM = 0,
  675. };
  676. /* GRF_SOC_CON3 */
  677. enum {
  678. RK3288_RXCLK_DLY_ENA_GMAC_SHIFT = 0xf,
  679. RK3288_RXCLK_DLY_ENA_GMAC_MASK =
  680. (1 << RK3288_RXCLK_DLY_ENA_GMAC_SHIFT),
  681. RK3288_RXCLK_DLY_ENA_GMAC_DISABLE = 0,
  682. RK3288_RXCLK_DLY_ENA_GMAC_ENABLE =
  683. (1 << RK3288_RXCLK_DLY_ENA_GMAC_SHIFT),
  684. RK3288_TXCLK_DLY_ENA_GMAC_SHIFT = 0xe,
  685. RK3288_TXCLK_DLY_ENA_GMAC_MASK =
  686. (1 << RK3288_TXCLK_DLY_ENA_GMAC_SHIFT),
  687. RK3288_TXCLK_DLY_ENA_GMAC_DISABLE = 0,
  688. RK3288_TXCLK_DLY_ENA_GMAC_ENABLE =
  689. (1 << RK3288_RXCLK_DLY_ENA_GMAC_SHIFT),
  690. RK3288_CLK_RX_DL_CFG_GMAC_SHIFT = 0x7,
  691. RK3288_CLK_RX_DL_CFG_GMAC_MASK =
  692. (0x7f << RK3288_CLK_RX_DL_CFG_GMAC_SHIFT),
  693. RK3288_CLK_TX_DL_CFG_GMAC_SHIFT = 0x0,
  694. RK3288_CLK_TX_DL_CFG_GMAC_MASK =
  695. (0x7f << RK3288_CLK_TX_DL_CFG_GMAC_SHIFT),
  696. };
  697. #endif