ddr.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128
  1. /*
  2. * DDR Configuration for AM33xx devices.
  3. *
  4. * Copyright (C) 2011 Texas Instruments Incorporated -
  5. http://www.ti.com/
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed .as is. WITHOUT ANY WARRANTY of any
  13. * kind, whether express or implied; without even the implied warranty
  14. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <asm/arch/cpu.h>
  18. #include <asm/arch/ddr_defs.h>
  19. #include <asm/arch/sys_proto.h>
  20. #include <asm/io.h>
  21. #include <asm/emif.h>
  22. /**
  23. * Base address for EMIF instances
  24. */
  25. static struct emif_reg_struct *emif_reg = {
  26. (struct emif_reg_struct *)EMIF4_0_CFG_BASE};
  27. /**
  28. * Base address for DDR instance
  29. */
  30. static struct ddr_regs *ddr_reg[2] = {
  31. (struct ddr_regs *)DDR_PHY_BASE_ADDR,
  32. (struct ddr_regs *)DDR_PHY_BASE_ADDR2};
  33. /**
  34. * Base address for ddr io control instances
  35. */
  36. static struct ddr_cmdtctrl *ioctrl_reg = {
  37. (struct ddr_cmdtctrl *)DDR_CONTROL_BASE_ADDR};
  38. /**
  39. * Configure SDRAM
  40. */
  41. void config_sdram(const struct emif_regs *regs)
  42. {
  43. if (regs->zq_config) {
  44. /*
  45. * A value of 0x2800 for the REF CTRL will give us
  46. * about 570us for a delay, which will be long enough
  47. * to configure things.
  48. */
  49. writel(0x2800, &emif_reg->emif_sdram_ref_ctrl);
  50. writel(regs->zq_config, &emif_reg->emif_zq_config);
  51. writel(regs->sdram_config, &cstat->secure_emif_sdram_config);
  52. writel(regs->sdram_config, &emif_reg->emif_sdram_config);
  53. writel(regs->ref_ctrl, &emif_reg->emif_sdram_ref_ctrl);
  54. writel(regs->ref_ctrl, &emif_reg->emif_sdram_ref_ctrl_shdw);
  55. }
  56. writel(regs->ref_ctrl, &emif_reg->emif_sdram_ref_ctrl);
  57. writel(regs->ref_ctrl, &emif_reg->emif_sdram_ref_ctrl_shdw);
  58. writel(regs->sdram_config, &emif_reg->emif_sdram_config);
  59. }
  60. /**
  61. * Set SDRAM timings
  62. */
  63. void set_sdram_timings(const struct emif_regs *regs)
  64. {
  65. writel(regs->sdram_tim1, &emif_reg->emif_sdram_tim_1);
  66. writel(regs->sdram_tim1, &emif_reg->emif_sdram_tim_1_shdw);
  67. writel(regs->sdram_tim2, &emif_reg->emif_sdram_tim_2);
  68. writel(regs->sdram_tim2, &emif_reg->emif_sdram_tim_2_shdw);
  69. writel(regs->sdram_tim3, &emif_reg->emif_sdram_tim_3);
  70. writel(regs->sdram_tim3, &emif_reg->emif_sdram_tim_3_shdw);
  71. }
  72. /**
  73. * Configure DDR PHY
  74. */
  75. void config_ddr_phy(const struct emif_regs *regs)
  76. {
  77. writel(regs->emif_ddr_phy_ctlr_1, &emif_reg->emif_ddr_phy_ctrl_1);
  78. writel(regs->emif_ddr_phy_ctlr_1, &emif_reg->emif_ddr_phy_ctrl_1_shdw);
  79. }
  80. /**
  81. * Configure DDR CMD control registers
  82. */
  83. void config_cmd_ctrl(const struct cmd_control *cmd)
  84. {
  85. writel(cmd->cmd0csratio, &ddr_reg[0]->cm0csratio);
  86. writel(cmd->cmd0dldiff, &ddr_reg[0]->cm0dldiff);
  87. writel(cmd->cmd0iclkout, &ddr_reg[0]->cm0iclkout);
  88. writel(cmd->cmd1csratio, &ddr_reg[0]->cm1csratio);
  89. writel(cmd->cmd1dldiff, &ddr_reg[0]->cm1dldiff);
  90. writel(cmd->cmd1iclkout, &ddr_reg[0]->cm1iclkout);
  91. writel(cmd->cmd2csratio, &ddr_reg[0]->cm2csratio);
  92. writel(cmd->cmd2dldiff, &ddr_reg[0]->cm2dldiff);
  93. writel(cmd->cmd2iclkout, &ddr_reg[0]->cm2iclkout);
  94. }
  95. /**
  96. * Configure DDR DATA registers
  97. */
  98. void config_ddr_data(int macrono, const struct ddr_data *data)
  99. {
  100. writel(data->datardsratio0, &ddr_reg[macrono]->dt0rdsratio0);
  101. writel(data->datawdsratio0, &ddr_reg[macrono]->dt0wdsratio0);
  102. writel(data->datawiratio0, &ddr_reg[macrono]->dt0wiratio0);
  103. writel(data->datagiratio0, &ddr_reg[macrono]->dt0giratio0);
  104. writel(data->datafwsratio0, &ddr_reg[macrono]->dt0fwsratio0);
  105. writel(data->datawrsratio0, &ddr_reg[macrono]->dt0wrsratio0);
  106. writel(data->datauserank0delay, &ddr_reg[macrono]->dt0rdelays0);
  107. writel(data->datadldiff0, &ddr_reg[macrono]->dt0dldiff0);
  108. }
  109. void config_io_ctrl(unsigned long val)
  110. {
  111. writel(val, &ioctrl_reg->cm0ioctl);
  112. writel(val, &ioctrl_reg->cm1ioctl);
  113. writel(val, &ioctrl_reg->cm2ioctl);
  114. writel(val, &ioctrl_reg->dt0ioctl);
  115. writel(val, &ioctrl_reg->dt1ioctl);
  116. }