rcar_i2c.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290
  1. /*
  2. * drivers/i2c/rcar_i2c.c
  3. *
  4. * Copyright (C) 2013 Renesas Electronics Corporation
  5. * Copyright (C) 2013 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0
  8. */
  9. #include <common.h>
  10. #include <i2c.h>
  11. #include <asm/io.h>
  12. DECLARE_GLOBAL_DATA_PTR;
  13. struct rcar_i2c {
  14. u32 icscr;
  15. u32 icmcr;
  16. u32 icssr;
  17. u32 icmsr;
  18. u32 icsier;
  19. u32 icmier;
  20. u32 icccr;
  21. u32 icsar;
  22. u32 icmar;
  23. u32 icrxdtxd;
  24. u32 icccr2;
  25. u32 icmpr;
  26. u32 ichpr;
  27. u32 iclpr;
  28. };
  29. #define MCR_MDBS 0x80 /* non-fifo mode switch */
  30. #define MCR_FSCL 0x40 /* override SCL pin */
  31. #define MCR_FSDA 0x20 /* override SDA pin */
  32. #define MCR_OBPC 0x10 /* override pins */
  33. #define MCR_MIE 0x08 /* master if enable */
  34. #define MCR_TSBE 0x04
  35. #define MCR_FSB 0x02 /* force stop bit */
  36. #define MCR_ESG 0x01 /* en startbit gen. */
  37. #define MSR_MASK 0x7f
  38. #define MSR_MNR 0x40 /* nack received */
  39. #define MSR_MAL 0x20 /* arbitration lost */
  40. #define MSR_MST 0x10 /* sent a stop */
  41. #define MSR_MDE 0x08
  42. #define MSR_MDT 0x04
  43. #define MSR_MDR 0x02
  44. #define MSR_MAT 0x01 /* slave addr xfer done */
  45. static const struct rcar_i2c *i2c_dev[CONFIF_SYS_RCAR_I2C_NUM_CONTROLLERS] = {
  46. (struct rcar_i2c *)CONFIG_SYS_RCAR_I2C0_BASE,
  47. (struct rcar_i2c *)CONFIG_SYS_RCAR_I2C1_BASE,
  48. (struct rcar_i2c *)CONFIG_SYS_RCAR_I2C2_BASE,
  49. (struct rcar_i2c *)CONFIG_SYS_RCAR_I2C3_BASE,
  50. };
  51. static void rcar_i2c_raw_rw_common(struct rcar_i2c *dev, u8 chip, uint addr)
  52. {
  53. /* set slave address */
  54. writel(chip << 1, &dev->icmar);
  55. /* set register address */
  56. writel(addr, &dev->icrxdtxd);
  57. /* clear status */
  58. writel(0, &dev->icmsr);
  59. /* start master send */
  60. writel(MCR_MDBS | MCR_MIE | MCR_ESG, &dev->icmcr);
  61. while ((readl(&dev->icmsr) & (MSR_MAT | MSR_MDE))
  62. != (MSR_MAT | MSR_MDE))
  63. udelay(10);
  64. /* clear ESG */
  65. writel(MCR_MDBS | MCR_MIE, &dev->icmcr);
  66. /* start SCLclk */
  67. writel(~(MSR_MAT | MSR_MDE), &dev->icmsr);
  68. while (!(readl(&dev->icmsr) & MSR_MDE))
  69. udelay(10);
  70. }
  71. static void rcar_i2c_raw_rw_finish(struct rcar_i2c *dev)
  72. {
  73. while (!(readl(&dev->icmsr) & MSR_MST))
  74. udelay(10);
  75. writel(0, &dev->icmcr);
  76. }
  77. static int
  78. rcar_i2c_raw_write(struct rcar_i2c *dev, u8 chip, uint addr, u8 *val, int size)
  79. {
  80. rcar_i2c_raw_rw_common(dev, chip, addr);
  81. /* set send date */
  82. writel(*val, &dev->icrxdtxd);
  83. /* start SCLclk */
  84. writel(~MSR_MDE, &dev->icmsr);
  85. while (!(readl(&dev->icmsr) & MSR_MDE))
  86. udelay(10);
  87. /* set stop condition */
  88. writel(MCR_MDBS | MCR_MIE | MCR_FSB, &dev->icmcr);
  89. /* start SCLclk */
  90. writel(~MSR_MDE, &dev->icmsr);
  91. rcar_i2c_raw_rw_finish(dev);
  92. return 0;
  93. }
  94. static u8
  95. rcar_i2c_raw_read(struct rcar_i2c *dev, u8 chip, uint addr)
  96. {
  97. u8 ret;
  98. rcar_i2c_raw_rw_common(dev, chip, addr);
  99. /* set slave address, receive */
  100. writel((chip << 1) | 1, &dev->icmar);
  101. /* start master receive */
  102. writel(MCR_MDBS | MCR_MIE | MCR_ESG, &dev->icmcr);
  103. /* clear status */
  104. writel(0, &dev->icmsr);
  105. while ((readl(&dev->icmsr) & (MSR_MAT | MSR_MDR))
  106. != (MSR_MAT | MSR_MDR))
  107. udelay(10);
  108. /* clear ESG */
  109. writel(MCR_MDBS | MCR_MIE, &dev->icmcr);
  110. /* prepare stop condition */
  111. writel(MCR_MDBS | MCR_MIE | MCR_FSB, &dev->icmcr);
  112. /* start SCLclk */
  113. writel(~(MSR_MAT | MSR_MDR), &dev->icmsr);
  114. while (!(readl(&dev->icmsr) & MSR_MDR))
  115. udelay(10);
  116. /* get receive data */
  117. ret = (u8)readl(&dev->icrxdtxd);
  118. /* start SCLclk */
  119. writel(~MSR_MDR, &dev->icmsr);
  120. rcar_i2c_raw_rw_finish(dev);
  121. return ret;
  122. }
  123. /*
  124. * SCL = iicck / (20 + SCGD * 8 + F[(ticf + tr + intd) * iicck])
  125. * iicck : I2C internal clock < 20 MHz
  126. * ticf : I2C SCL falling time: 35 ns
  127. * tr : I2C SCL rising time: 200 ns
  128. * intd : LSI internal delay: I2C0: 50 ns I2C1-3: 5
  129. * F[n] : n rounded up to an integer
  130. */
  131. static u32 rcar_clock_gen(int i2c_no, u32 bus_speed)
  132. {
  133. u32 iicck, f, scl, scgd;
  134. u32 intd = 5;
  135. int bit = 0, cdf_width = 3;
  136. for (bit = 0; bit < (1 << cdf_width); bit++) {
  137. iicck = CONFIG_HP_CLK_FREQ / (1 + bit);
  138. if (iicck < 20000000)
  139. break;
  140. }
  141. if (bit > (1 << cdf_width)) {
  142. puts("rcar-i2c: Can not get CDF\n");
  143. return 0;
  144. }
  145. if (i2c_no == 0)
  146. intd = 50;
  147. f = (35 + 200 + intd) * (iicck / 1000000000);
  148. for (scgd = 0; scgd < 0x40; scgd++) {
  149. scl = iicck / (20 + (scgd * 8) + f);
  150. if (scl <= bus_speed)
  151. break;
  152. }
  153. if (scgd > 0x40) {
  154. puts("rcar-i2c: Can not get SDGB\n");
  155. return 0;
  156. }
  157. debug("%s: scl: %d\n", __func__, scl);
  158. debug("%s: bit %x\n", __func__, bit);
  159. debug("%s: scgd %x\n", __func__, scgd);
  160. debug("%s: iccr %x\n", __func__, (scgd << (cdf_width) | bit));
  161. return scgd << (cdf_width) | bit;
  162. }
  163. static void
  164. rcar_i2c_init(struct i2c_adapter *adap, int speed, int slaveadd)
  165. {
  166. struct rcar_i2c *dev = (struct rcar_i2c *)i2c_dev[adap->hwadapnr];
  167. u32 icccr = 0;
  168. /* No i2c support prior to relocation */
  169. if (!(gd->flags & GD_FLG_RELOC))
  170. return;
  171. /*
  172. * reset slave mode.
  173. * slave mode is not used on this driver
  174. */
  175. writel(0, &dev->icsier);
  176. writel(0, &dev->icsar);
  177. writel(0, &dev->icscr);
  178. writel(0, &dev->icssr);
  179. /* reset master mode */
  180. writel(0, &dev->icmier);
  181. writel(0, &dev->icmcr);
  182. writel(0, &dev->icmsr);
  183. writel(0, &dev->icmar);
  184. icccr = rcar_clock_gen(adap->hwadapnr, adap->speed);
  185. if (icccr == 0)
  186. puts("I2C: Init failed\n");
  187. else
  188. writel(icccr, &dev->icccr);
  189. }
  190. static int rcar_i2c_read(struct i2c_adapter *adap, uint8_t chip,
  191. uint addr, int alen, u8 *data, int len)
  192. {
  193. struct rcar_i2c *dev = (struct rcar_i2c *)i2c_dev[adap->hwadapnr];
  194. int i;
  195. for (i = 0; i < len; i++)
  196. data[i] = rcar_i2c_raw_read(dev, chip, addr + i);
  197. return 0;
  198. }
  199. static int rcar_i2c_write(struct i2c_adapter *adap, uint8_t chip, uint addr,
  200. int alen, u8 *data, int len)
  201. {
  202. struct rcar_i2c *dev = (struct rcar_i2c *)i2c_dev[adap->hwadapnr];
  203. return rcar_i2c_raw_write(dev, chip, addr, data, len);
  204. }
  205. static int
  206. rcar_i2c_probe(struct i2c_adapter *adap, u8 dev)
  207. {
  208. return rcar_i2c_read(adap, dev, 0, 0, NULL, 0);
  209. }
  210. static unsigned int rcar_i2c_set_bus_speed(struct i2c_adapter *adap,
  211. unsigned int speed)
  212. {
  213. struct rcar_i2c *dev = (struct rcar_i2c *)i2c_dev[adap->hwadapnr];
  214. u32 icccr;
  215. int ret = 0;
  216. rcar_i2c_raw_rw_finish(dev);
  217. icccr = rcar_clock_gen(adap->hwadapnr, speed);
  218. if (icccr == 0) {
  219. puts("I2C: Init failed\n");
  220. ret = -1;
  221. } else {
  222. writel(icccr, &dev->icccr);
  223. }
  224. return ret;
  225. }
  226. /*
  227. * Register RCAR i2c adapters
  228. */
  229. U_BOOT_I2C_ADAP_COMPLETE(rcar_0, rcar_i2c_init, rcar_i2c_probe, rcar_i2c_read,
  230. rcar_i2c_write, rcar_i2c_set_bus_speed,
  231. CONFIG_SYS_RCAR_I2C0_SPEED, 0, 0)
  232. U_BOOT_I2C_ADAP_COMPLETE(rcar_1, rcar_i2c_init, rcar_i2c_probe, rcar_i2c_read,
  233. rcar_i2c_write, rcar_i2c_set_bus_speed,
  234. CONFIG_SYS_RCAR_I2C1_SPEED, 0, 1)
  235. U_BOOT_I2C_ADAP_COMPLETE(rcar_2, rcar_i2c_init, rcar_i2c_probe, rcar_i2c_read,
  236. rcar_i2c_write, rcar_i2c_set_bus_speed,
  237. CONFIG_SYS_RCAR_I2C2_SPEED, 0, 2)
  238. U_BOOT_I2C_ADAP_COMPLETE(rcar_3, rcar_i2c_init, rcar_i2c_probe, rcar_i2c_read,
  239. rcar_i2c_write, rcar_i2c_set_bus_speed,
  240. CONFIG_SYS_RCAR_I2C3_SPEED, 0, 3)