cadence_qspi.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345
  1. /*
  2. * Copyright (C) 2012
  3. * Altera Corporation <www.altera.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <dm.h>
  9. #include <fdtdec.h>
  10. #include <malloc.h>
  11. #include <spi.h>
  12. #include <asm/errno.h>
  13. #include "cadence_qspi.h"
  14. #define CQSPI_STIG_READ 0
  15. #define CQSPI_STIG_WRITE 1
  16. #define CQSPI_INDIRECT_READ 2
  17. #define CQSPI_INDIRECT_WRITE 3
  18. DECLARE_GLOBAL_DATA_PTR;
  19. static int cadence_spi_write_speed(struct udevice *bus, uint hz)
  20. {
  21. struct cadence_spi_platdata *plat = bus->platdata;
  22. struct cadence_spi_priv *priv = dev_get_priv(bus);
  23. cadence_qspi_apb_config_baudrate_div(priv->regbase,
  24. CONFIG_CQSPI_REF_CLK, hz);
  25. /* Reconfigure delay timing if speed is changed. */
  26. cadence_qspi_apb_delay(priv->regbase, CONFIG_CQSPI_REF_CLK, hz,
  27. plat->tshsl_ns, plat->tsd2d_ns,
  28. plat->tchsh_ns, plat->tslch_ns);
  29. return 0;
  30. }
  31. /* Calibration sequence to determine the read data capture delay register */
  32. static int spi_calibration(struct udevice *bus)
  33. {
  34. struct cadence_spi_platdata *plat = bus->platdata;
  35. struct cadence_spi_priv *priv = dev_get_priv(bus);
  36. void *base = priv->regbase;
  37. u8 opcode_rdid = 0x9F;
  38. unsigned int idcode = 0, temp = 0;
  39. int err = 0, i, range_lo = -1, range_hi = -1;
  40. /* start with slowest clock (1 MHz) */
  41. cadence_spi_write_speed(bus, 1000000);
  42. /* configure the read data capture delay register to 0 */
  43. cadence_qspi_apb_readdata_capture(base, 1, 0);
  44. /* Enable QSPI */
  45. cadence_qspi_apb_controller_enable(base);
  46. /* read the ID which will be our golden value */
  47. err = cadence_qspi_apb_command_read(base, 1, &opcode_rdid,
  48. 3, (u8 *)&idcode);
  49. if (err) {
  50. puts("SF: Calibration failed (read)\n");
  51. return err;
  52. }
  53. /* use back the intended clock and find low range */
  54. cadence_spi_write_speed(bus, plat->max_hz);
  55. for (i = 0; i < CQSPI_READ_CAPTURE_MAX_DELAY; i++) {
  56. /* Disable QSPI */
  57. cadence_qspi_apb_controller_disable(base);
  58. /* reconfigure the read data capture delay register */
  59. cadence_qspi_apb_readdata_capture(base, 1, i);
  60. /* Enable back QSPI */
  61. cadence_qspi_apb_controller_enable(base);
  62. /* issue a RDID to get the ID value */
  63. err = cadence_qspi_apb_command_read(base, 1, &opcode_rdid,
  64. 3, (u8 *)&temp);
  65. if (err) {
  66. puts("SF: Calibration failed (read)\n");
  67. return err;
  68. }
  69. /* search for range lo */
  70. if (range_lo == -1 && temp == idcode) {
  71. range_lo = i;
  72. continue;
  73. }
  74. /* search for range hi */
  75. if (range_lo != -1 && temp != idcode) {
  76. range_hi = i - 1;
  77. break;
  78. }
  79. range_hi = i;
  80. }
  81. if (range_lo == -1) {
  82. puts("SF: Calibration failed (low range)\n");
  83. return err;
  84. }
  85. /* Disable QSPI for subsequent initialization */
  86. cadence_qspi_apb_controller_disable(base);
  87. /* configure the final value for read data capture delay register */
  88. cadence_qspi_apb_readdata_capture(base, 1, (range_hi + range_lo) / 2);
  89. debug("SF: Read data capture delay calibrated to %i (%i - %i)\n",
  90. (range_hi + range_lo) / 2, range_lo, range_hi);
  91. /* just to ensure we do once only when speed or chip select change */
  92. priv->qspi_calibrated_hz = plat->max_hz;
  93. priv->qspi_calibrated_cs = spi_chip_select(bus);
  94. return 0;
  95. }
  96. static int cadence_spi_set_speed(struct udevice *bus, uint hz)
  97. {
  98. struct cadence_spi_platdata *plat = bus->platdata;
  99. struct cadence_spi_priv *priv = dev_get_priv(bus);
  100. int err;
  101. /* Disable QSPI */
  102. cadence_qspi_apb_controller_disable(priv->regbase);
  103. cadence_spi_write_speed(bus, hz);
  104. /* Calibration required for different SCLK speed or chip select */
  105. if (priv->qspi_calibrated_hz != plat->max_hz ||
  106. priv->qspi_calibrated_cs != spi_chip_select(bus)) {
  107. err = spi_calibration(bus);
  108. if (err)
  109. return err;
  110. }
  111. /* Enable QSPI */
  112. cadence_qspi_apb_controller_enable(priv->regbase);
  113. debug("%s: speed=%d\n", __func__, hz);
  114. return 0;
  115. }
  116. static int cadence_spi_probe(struct udevice *bus)
  117. {
  118. struct cadence_spi_platdata *plat = bus->platdata;
  119. struct cadence_spi_priv *priv = dev_get_priv(bus);
  120. priv->regbase = plat->regbase;
  121. priv->ahbbase = plat->ahbbase;
  122. if (!priv->qspi_is_init) {
  123. cadence_qspi_apb_controller_init(plat);
  124. priv->qspi_is_init = 1;
  125. }
  126. return 0;
  127. }
  128. static int cadence_spi_set_mode(struct udevice *bus, uint mode)
  129. {
  130. struct cadence_spi_priv *priv = dev_get_priv(bus);
  131. unsigned int clk_pol = (mode & SPI_CPOL) ? 1 : 0;
  132. unsigned int clk_pha = (mode & SPI_CPHA) ? 1 : 0;
  133. /* Disable QSPI */
  134. cadence_qspi_apb_controller_disable(priv->regbase);
  135. /* Set SPI mode */
  136. cadence_qspi_apb_set_clk_mode(priv->regbase, clk_pol, clk_pha);
  137. /* Enable QSPI */
  138. cadence_qspi_apb_controller_enable(priv->regbase);
  139. return 0;
  140. }
  141. static int cadence_spi_xfer(struct udevice *dev, unsigned int bitlen,
  142. const void *dout, void *din, unsigned long flags)
  143. {
  144. struct udevice *bus = dev->parent;
  145. struct cadence_spi_platdata *plat = bus->platdata;
  146. struct cadence_spi_priv *priv = dev_get_priv(bus);
  147. void *base = priv->regbase;
  148. u8 *cmd_buf = priv->cmd_buf;
  149. size_t data_bytes;
  150. int err = 0;
  151. u32 mode = CQSPI_STIG_WRITE;
  152. if (flags & SPI_XFER_BEGIN) {
  153. /* copy command to local buffer */
  154. priv->cmd_len = bitlen / 8;
  155. memcpy(cmd_buf, dout, priv->cmd_len);
  156. }
  157. if (flags == (SPI_XFER_BEGIN | SPI_XFER_END)) {
  158. /* if start and end bit are set, the data bytes is 0. */
  159. data_bytes = 0;
  160. } else {
  161. data_bytes = bitlen / 8;
  162. }
  163. debug("%s: len=%d [bytes]\n", __func__, data_bytes);
  164. /* Set Chip select */
  165. cadence_qspi_apb_chipselect(base, spi_chip_select(dev),
  166. CONFIG_CQSPI_DECODER);
  167. if ((flags & SPI_XFER_END) || (flags == 0)) {
  168. if (priv->cmd_len == 0) {
  169. printf("QSPI: Error, command is empty.\n");
  170. return -1;
  171. }
  172. if (din && data_bytes) {
  173. /* read */
  174. /* Use STIG if no address. */
  175. if (!CQSPI_IS_ADDR(priv->cmd_len))
  176. mode = CQSPI_STIG_READ;
  177. else
  178. mode = CQSPI_INDIRECT_READ;
  179. } else if (dout && !(flags & SPI_XFER_BEGIN)) {
  180. /* write */
  181. if (!CQSPI_IS_ADDR(priv->cmd_len))
  182. mode = CQSPI_STIG_WRITE;
  183. else
  184. mode = CQSPI_INDIRECT_WRITE;
  185. }
  186. switch (mode) {
  187. case CQSPI_STIG_READ:
  188. err = cadence_qspi_apb_command_read(
  189. base, priv->cmd_len, cmd_buf,
  190. data_bytes, din);
  191. break;
  192. case CQSPI_STIG_WRITE:
  193. err = cadence_qspi_apb_command_write(base,
  194. priv->cmd_len, cmd_buf,
  195. data_bytes, dout);
  196. break;
  197. case CQSPI_INDIRECT_READ:
  198. err = cadence_qspi_apb_indirect_read_setup(plat,
  199. priv->cmd_len, cmd_buf);
  200. if (!err) {
  201. err = cadence_qspi_apb_indirect_read_execute
  202. (plat, data_bytes, din);
  203. }
  204. break;
  205. case CQSPI_INDIRECT_WRITE:
  206. err = cadence_qspi_apb_indirect_write_setup
  207. (plat, priv->cmd_len, cmd_buf);
  208. if (!err) {
  209. err = cadence_qspi_apb_indirect_write_execute
  210. (plat, data_bytes, dout);
  211. }
  212. break;
  213. default:
  214. err = -1;
  215. break;
  216. }
  217. if (flags & SPI_XFER_END) {
  218. /* clear command buffer */
  219. memset(cmd_buf, 0, sizeof(priv->cmd_buf));
  220. priv->cmd_len = 0;
  221. }
  222. }
  223. return err;
  224. }
  225. static int cadence_spi_ofdata_to_platdata(struct udevice *bus)
  226. {
  227. struct cadence_spi_platdata *plat = bus->platdata;
  228. const void *blob = gd->fdt_blob;
  229. int node = bus->of_offset;
  230. int subnode;
  231. u32 data[4];
  232. int ret;
  233. /* 2 base addresses are needed, lets get them from the DT */
  234. ret = fdtdec_get_int_array(blob, node, "reg", data, ARRAY_SIZE(data));
  235. if (ret) {
  236. printf("Error: Can't get base addresses (ret=%d)!\n", ret);
  237. return -ENODEV;
  238. }
  239. plat->regbase = (void *)data[0];
  240. plat->ahbbase = (void *)data[2];
  241. /* Use 500KHz as a suitable default */
  242. plat->max_hz = fdtdec_get_int(blob, node, "spi-max-frequency",
  243. 500000);
  244. /* All other paramters are embedded in the child node */
  245. subnode = fdt_first_subnode(blob, node);
  246. if (subnode < 0) {
  247. printf("Error: subnode with SPI flash config missing!\n");
  248. return -ENODEV;
  249. }
  250. /* Read other parameters from DT */
  251. plat->page_size = fdtdec_get_int(blob, subnode, "page-size", 256);
  252. plat->block_size = fdtdec_get_int(blob, subnode, "block-size", 16);
  253. plat->tshsl_ns = fdtdec_get_int(blob, subnode, "tshsl-ns", 200);
  254. plat->tsd2d_ns = fdtdec_get_int(blob, subnode, "tsd2d-ns", 255);
  255. plat->tchsh_ns = fdtdec_get_int(blob, subnode, "tchsh-ns", 20);
  256. plat->tslch_ns = fdtdec_get_int(blob, subnode, "tslch-ns", 20);
  257. debug("%s: regbase=%p ahbbase=%p max-frequency=%d page-size=%d\n",
  258. __func__, plat->regbase, plat->ahbbase, plat->max_hz,
  259. plat->page_size);
  260. return 0;
  261. }
  262. static const struct dm_spi_ops cadence_spi_ops = {
  263. .xfer = cadence_spi_xfer,
  264. .set_speed = cadence_spi_set_speed,
  265. .set_mode = cadence_spi_set_mode,
  266. /*
  267. * cs_info is not needed, since we require all chip selects to be
  268. * in the device tree explicitly
  269. */
  270. };
  271. static const struct udevice_id cadence_spi_ids[] = {
  272. { .compatible = "cadence,qspi" },
  273. { }
  274. };
  275. U_BOOT_DRIVER(cadence_spi) = {
  276. .name = "cadence_spi",
  277. .id = UCLASS_SPI,
  278. .of_match = cadence_spi_ids,
  279. .ops = &cadence_spi_ops,
  280. .ofdata_to_platdata = cadence_spi_ofdata_to_platdata,
  281. .platdata_auto_alloc_size = sizeof(struct cadence_spi_platdata),
  282. .priv_auto_alloc_size = sizeof(struct cadence_spi_priv),
  283. .per_child_auto_alloc_size = sizeof(struct spi_slave),
  284. .probe = cadence_spi_probe,
  285. };