util.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /*
  2. * Copyright 2008-2014 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #ifdef CONFIG_PPC
  10. #include <asm/fsl_law.h>
  11. #endif
  12. #include <div64.h>
  13. #include <fsl_ddr.h>
  14. #include <fsl_immap.h>
  15. #include <asm/io.h>
  16. /* To avoid 64-bit full-divides, we factor this here */
  17. #define ULL_2E12 2000000000000ULL
  18. #define UL_5POW12 244140625UL
  19. #define UL_2POW13 (1UL << 13)
  20. #define ULL_8FS 0xFFFFFFFFULL
  21. u32 fsl_ddr_get_version(void)
  22. {
  23. struct ccsr_ddr __iomem *ddr;
  24. u32 ver_major_minor_errata;
  25. ddr = (void *)_DDR_ADDR;
  26. ver_major_minor_errata = (ddr_in32(&ddr->ip_rev1) & 0xFFFF) << 8;
  27. ver_major_minor_errata |= (ddr_in32(&ddr->ip_rev2) & 0xFF00) >> 8;
  28. return ver_major_minor_errata;
  29. }
  30. /*
  31. * Round up mclk_ps to nearest 1 ps in memory controller code
  32. * if the error is 0.5ps or more.
  33. *
  34. * If an imprecise data rate is too high due to rounding error
  35. * propagation, compute a suitably rounded mclk_ps to compute
  36. * a working memory controller configuration.
  37. */
  38. unsigned int get_memory_clk_period_ps(void)
  39. {
  40. unsigned int data_rate = get_ddr_freq(0);
  41. unsigned int result;
  42. /* Round to nearest 10ps, being careful about 64-bit multiply/divide */
  43. unsigned long long rem, mclk_ps = ULL_2E12;
  44. /* Now perform the big divide, the result fits in 32-bits */
  45. rem = do_div(mclk_ps, data_rate);
  46. result = (rem >= (data_rate >> 1)) ? mclk_ps + 1 : mclk_ps;
  47. return result;
  48. }
  49. /* Convert picoseconds into DRAM clock cycles (rounding up if needed). */
  50. unsigned int picos_to_mclk(unsigned int picos)
  51. {
  52. unsigned long long clks, clks_rem;
  53. unsigned long data_rate = get_ddr_freq(0);
  54. /* Short circuit for zero picos */
  55. if (!picos)
  56. return 0;
  57. /* First multiply the time by the data rate (32x32 => 64) */
  58. clks = picos * (unsigned long long)data_rate;
  59. /*
  60. * Now divide by 5^12 and track the 32-bit remainder, then divide
  61. * by 2*(2^12) using shifts (and updating the remainder).
  62. */
  63. clks_rem = do_div(clks, UL_5POW12);
  64. clks_rem += (clks & (UL_2POW13-1)) * UL_5POW12;
  65. clks >>= 13;
  66. /* If we had a remainder greater than the 1ps error, then round up */
  67. if (clks_rem > data_rate)
  68. clks++;
  69. /* Clamp to the maximum representable value */
  70. if (clks > ULL_8FS)
  71. clks = ULL_8FS;
  72. return (unsigned int) clks;
  73. }
  74. unsigned int mclk_to_picos(unsigned int mclk)
  75. {
  76. return get_memory_clk_period_ps() * mclk;
  77. }
  78. #ifdef CONFIG_PPC
  79. void
  80. __fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params,
  81. unsigned int law_memctl,
  82. unsigned int ctrl_num)
  83. {
  84. unsigned long long base = memctl_common_params->base_address;
  85. unsigned long long size = memctl_common_params->total_mem;
  86. /*
  87. * If no DIMMs on this controller, do not proceed any further.
  88. */
  89. if (!memctl_common_params->ndimms_present) {
  90. return;
  91. }
  92. #if !defined(CONFIG_PHYS_64BIT)
  93. if (base >= CONFIG_MAX_MEM_MAPPED)
  94. return;
  95. if ((base + size) >= CONFIG_MAX_MEM_MAPPED)
  96. size = CONFIG_MAX_MEM_MAPPED - base;
  97. #endif
  98. if (set_ddr_laws(base, size, law_memctl) < 0) {
  99. printf("%s: ERROR (ctrl #%d, TRGT ID=%x)\n", __func__, ctrl_num,
  100. law_memctl);
  101. return ;
  102. }
  103. debug("setup ddr law base = 0x%llx, size 0x%llx, TRGT_ID 0x%x\n",
  104. base, size, law_memctl);
  105. }
  106. __attribute__((weak, alias("__fsl_ddr_set_lawbar"))) void
  107. fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params,
  108. unsigned int memctl_interleaved,
  109. unsigned int ctrl_num);
  110. #endif
  111. void fsl_ddr_set_intl3r(const unsigned int granule_size)
  112. {
  113. #ifdef CONFIG_E6500
  114. u32 *mcintl3r = (void *) (CONFIG_SYS_IMMR + 0x18004);
  115. *mcintl3r = 0x80000000 | (granule_size & 0x1f);
  116. debug("Enable MCINTL3R with granule size 0x%x\n", granule_size);
  117. #endif
  118. }
  119. u32 fsl_ddr_get_intl3r(void)
  120. {
  121. u32 val = 0;
  122. #ifdef CONFIG_E6500
  123. u32 *mcintl3r = (void *) (CONFIG_SYS_IMMR + 0x18004);
  124. val = *mcintl3r;
  125. #endif
  126. return val;
  127. }
  128. void print_ddr_info(unsigned int start_ctrl)
  129. {
  130. struct ccsr_ddr __iomem *ddr =
  131. (struct ccsr_ddr __iomem *)(CONFIG_SYS_FSL_DDR_ADDR);
  132. #if defined(CONFIG_E6500) && (CONFIG_NUM_DDR_CONTROLLERS == 3)
  133. u32 *mcintl3r = (void *) (CONFIG_SYS_IMMR + 0x18004);
  134. #endif
  135. #if (CONFIG_NUM_DDR_CONTROLLERS > 1)
  136. uint32_t cs0_config = ddr_in32(&ddr->cs0_config);
  137. #endif
  138. uint32_t sdram_cfg = ddr_in32(&ddr->sdram_cfg);
  139. int cas_lat;
  140. #if CONFIG_NUM_DDR_CONTROLLERS >= 2
  141. if ((!(sdram_cfg & SDRAM_CFG_MEM_EN)) ||
  142. (start_ctrl == 1)) {
  143. ddr = (void __iomem *)CONFIG_SYS_FSL_DDR2_ADDR;
  144. sdram_cfg = ddr_in32(&ddr->sdram_cfg);
  145. }
  146. #endif
  147. #if CONFIG_NUM_DDR_CONTROLLERS >= 3
  148. if ((!(sdram_cfg & SDRAM_CFG_MEM_EN)) ||
  149. (start_ctrl == 2)) {
  150. ddr = (void __iomem *)CONFIG_SYS_FSL_DDR3_ADDR;
  151. sdram_cfg = ddr_in32(&ddr->sdram_cfg);
  152. }
  153. #endif
  154. if (!(sdram_cfg & SDRAM_CFG_MEM_EN)) {
  155. puts(" (DDR not enabled)\n");
  156. return;
  157. }
  158. puts(" (DDR");
  159. switch ((sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) >>
  160. SDRAM_CFG_SDRAM_TYPE_SHIFT) {
  161. case SDRAM_TYPE_DDR1:
  162. puts("1");
  163. break;
  164. case SDRAM_TYPE_DDR2:
  165. puts("2");
  166. break;
  167. case SDRAM_TYPE_DDR3:
  168. puts("3");
  169. break;
  170. case SDRAM_TYPE_DDR4:
  171. puts("4");
  172. break;
  173. default:
  174. puts("?");
  175. break;
  176. }
  177. if (sdram_cfg & SDRAM_CFG_32_BE)
  178. puts(", 32-bit");
  179. else if (sdram_cfg & SDRAM_CFG_16_BE)
  180. puts(", 16-bit");
  181. else
  182. puts(", 64-bit");
  183. /* Calculate CAS latency based on timing cfg values */
  184. cas_lat = ((ddr_in32(&ddr->timing_cfg_1) >> 16) & 0xf);
  185. if (fsl_ddr_get_version() <= 0x40400)
  186. cas_lat += 1;
  187. else
  188. cas_lat += 2;
  189. cas_lat += ((ddr_in32(&ddr->timing_cfg_3) >> 12) & 3) << 4;
  190. printf(", CL=%d", cas_lat >> 1);
  191. if (cas_lat & 0x1)
  192. puts(".5");
  193. if (sdram_cfg & SDRAM_CFG_ECC_EN)
  194. puts(", ECC on)");
  195. else
  196. puts(", ECC off)");
  197. #if (CONFIG_NUM_DDR_CONTROLLERS == 3)
  198. #ifdef CONFIG_E6500
  199. if (*mcintl3r & 0x80000000) {
  200. puts("\n");
  201. puts(" DDR Controller Interleaving Mode: ");
  202. switch (*mcintl3r & 0x1f) {
  203. case FSL_DDR_3WAY_1KB_INTERLEAVING:
  204. puts("3-way 1KB");
  205. break;
  206. case FSL_DDR_3WAY_4KB_INTERLEAVING:
  207. puts("3-way 4KB");
  208. break;
  209. case FSL_DDR_3WAY_8KB_INTERLEAVING:
  210. puts("3-way 8KB");
  211. break;
  212. default:
  213. puts("3-way UNKNOWN");
  214. break;
  215. }
  216. }
  217. #endif
  218. #endif
  219. #if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
  220. if ((cs0_config & 0x20000000) && (start_ctrl == 0)) {
  221. puts("\n");
  222. puts(" DDR Controller Interleaving Mode: ");
  223. switch ((cs0_config >> 24) & 0xf) {
  224. case FSL_DDR_256B_INTERLEAVING:
  225. puts("256B");
  226. break;
  227. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  228. puts("cache line");
  229. break;
  230. case FSL_DDR_PAGE_INTERLEAVING:
  231. puts("page");
  232. break;
  233. case FSL_DDR_BANK_INTERLEAVING:
  234. puts("bank");
  235. break;
  236. case FSL_DDR_SUPERBANK_INTERLEAVING:
  237. puts("super-bank");
  238. break;
  239. default:
  240. puts("invalid");
  241. break;
  242. }
  243. }
  244. #endif
  245. if ((sdram_cfg >> 8) & 0x7f) {
  246. puts("\n");
  247. puts(" DDR Chip-Select Interleaving Mode: ");
  248. switch(sdram_cfg >> 8 & 0x7f) {
  249. case FSL_DDR_CS0_CS1_CS2_CS3:
  250. puts("CS0+CS1+CS2+CS3");
  251. break;
  252. case FSL_DDR_CS0_CS1:
  253. puts("CS0+CS1");
  254. break;
  255. case FSL_DDR_CS2_CS3:
  256. puts("CS2+CS3");
  257. break;
  258. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  259. puts("CS0+CS1 and CS2+CS3");
  260. break;
  261. default:
  262. puts("invalid");
  263. break;
  264. }
  265. }
  266. }
  267. void __weak detail_board_ddr_info(void)
  268. {
  269. print_ddr_info(0);
  270. }
  271. void board_add_ram_info(int use_default)
  272. {
  273. detail_board_ddr_info();
  274. }