ctrl_regs.c 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324
  1. /*
  2. * Copyright 2008-2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
  8. * Based on code from spd_sdram.c
  9. * Author: James Yang [at freescale.com]
  10. */
  11. #include <common.h>
  12. #include <fsl_ddr_sdram.h>
  13. #include <fsl_ddr.h>
  14. #include <fsl_immap.h>
  15. #include <asm/io.h>
  16. unsigned int picos_to_mclk(unsigned int picos);
  17. /*
  18. * Determine Rtt value.
  19. *
  20. * This should likely be either board or controller specific.
  21. *
  22. * Rtt(nominal) - DDR2:
  23. * 0 = Rtt disabled
  24. * 1 = 75 ohm
  25. * 2 = 150 ohm
  26. * 3 = 50 ohm
  27. * Rtt(nominal) - DDR3:
  28. * 0 = Rtt disabled
  29. * 1 = 60 ohm
  30. * 2 = 120 ohm
  31. * 3 = 40 ohm
  32. * 4 = 20 ohm
  33. * 5 = 30 ohm
  34. *
  35. * FIXME: Apparently 8641 needs a value of 2
  36. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  37. *
  38. * FIXME: There was some effort down this line earlier:
  39. *
  40. * unsigned int i;
  41. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  42. * if (popts->dimmslot[i].num_valid_cs
  43. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  44. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  45. * rtt = 2;
  46. * break;
  47. * }
  48. * }
  49. */
  50. static inline int fsl_ddr_get_rtt(void)
  51. {
  52. int rtt;
  53. #if defined(CONFIG_SYS_FSL_DDR1)
  54. rtt = 0;
  55. #elif defined(CONFIG_SYS_FSL_DDR2)
  56. rtt = 3;
  57. #else
  58. rtt = 0;
  59. #endif
  60. return rtt;
  61. }
  62. #ifdef CONFIG_SYS_FSL_DDR4
  63. /*
  64. * compute CAS write latency according to DDR4 spec
  65. * CWL = 9 for <= 1600MT/s
  66. * 10 for <= 1866MT/s
  67. * 11 for <= 2133MT/s
  68. * 12 for <= 2400MT/s
  69. * 14 for <= 2667MT/s
  70. * 16 for <= 2933MT/s
  71. * 18 for higher
  72. */
  73. static inline unsigned int compute_cas_write_latency(void)
  74. {
  75. unsigned int cwl;
  76. const unsigned int mclk_ps = get_memory_clk_period_ps();
  77. if (mclk_ps >= 1250)
  78. cwl = 9;
  79. else if (mclk_ps >= 1070)
  80. cwl = 10;
  81. else if (mclk_ps >= 935)
  82. cwl = 11;
  83. else if (mclk_ps >= 833)
  84. cwl = 12;
  85. else if (mclk_ps >= 750)
  86. cwl = 14;
  87. else if (mclk_ps >= 681)
  88. cwl = 16;
  89. else
  90. cwl = 18;
  91. return cwl;
  92. }
  93. #else
  94. /*
  95. * compute the CAS write latency according to DDR3 spec
  96. * CWL = 5 if tCK >= 2.5ns
  97. * 6 if 2.5ns > tCK >= 1.875ns
  98. * 7 if 1.875ns > tCK >= 1.5ns
  99. * 8 if 1.5ns > tCK >= 1.25ns
  100. * 9 if 1.25ns > tCK >= 1.07ns
  101. * 10 if 1.07ns > tCK >= 0.935ns
  102. * 11 if 0.935ns > tCK >= 0.833ns
  103. * 12 if 0.833ns > tCK >= 0.75ns
  104. */
  105. static inline unsigned int compute_cas_write_latency(void)
  106. {
  107. unsigned int cwl;
  108. const unsigned int mclk_ps = get_memory_clk_period_ps();
  109. if (mclk_ps >= 2500)
  110. cwl = 5;
  111. else if (mclk_ps >= 1875)
  112. cwl = 6;
  113. else if (mclk_ps >= 1500)
  114. cwl = 7;
  115. else if (mclk_ps >= 1250)
  116. cwl = 8;
  117. else if (mclk_ps >= 1070)
  118. cwl = 9;
  119. else if (mclk_ps >= 935)
  120. cwl = 10;
  121. else if (mclk_ps >= 833)
  122. cwl = 11;
  123. else if (mclk_ps >= 750)
  124. cwl = 12;
  125. else {
  126. cwl = 12;
  127. printf("Warning: CWL is out of range\n");
  128. }
  129. return cwl;
  130. }
  131. #endif
  132. /* Chip Select Configuration (CSn_CONFIG) */
  133. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  134. const memctl_options_t *popts,
  135. const dimm_params_t *dimm_params)
  136. {
  137. unsigned int cs_n_en = 0; /* Chip Select enable */
  138. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  139. unsigned int intlv_ctl = 0; /* Interleaving control */
  140. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  141. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  142. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  143. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  144. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  145. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  146. int go_config = 0;
  147. #ifdef CONFIG_SYS_FSL_DDR4
  148. unsigned int bg_bits_cs_n = 0; /* Num of bank group bits */
  149. #else
  150. unsigned int n_banks_per_sdram_device;
  151. #endif
  152. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  153. switch (i) {
  154. case 0:
  155. if (dimm_params[dimm_number].n_ranks > 0) {
  156. go_config = 1;
  157. /* These fields only available in CS0_CONFIG */
  158. if (!popts->memctl_interleaving)
  159. break;
  160. switch (popts->memctl_interleaving_mode) {
  161. case FSL_DDR_256B_INTERLEAVING:
  162. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  163. case FSL_DDR_PAGE_INTERLEAVING:
  164. case FSL_DDR_BANK_INTERLEAVING:
  165. case FSL_DDR_SUPERBANK_INTERLEAVING:
  166. intlv_en = popts->memctl_interleaving;
  167. intlv_ctl = popts->memctl_interleaving_mode;
  168. break;
  169. default:
  170. break;
  171. }
  172. }
  173. break;
  174. case 1:
  175. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  176. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  177. go_config = 1;
  178. break;
  179. case 2:
  180. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  181. (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0))
  182. go_config = 1;
  183. break;
  184. case 3:
  185. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  186. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  187. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  188. go_config = 1;
  189. break;
  190. default:
  191. break;
  192. }
  193. if (go_config) {
  194. cs_n_en = 1;
  195. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  196. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  197. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  198. #ifdef CONFIG_SYS_FSL_DDR4
  199. ba_bits_cs_n = dimm_params[dimm_number].bank_addr_bits;
  200. bg_bits_cs_n = dimm_params[dimm_number].bank_group_bits;
  201. #else
  202. n_banks_per_sdram_device
  203. = dimm_params[dimm_number].n_banks_per_sdram_device;
  204. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  205. #endif
  206. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  207. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  208. }
  209. ddr->cs[i].config = (0
  210. | ((cs_n_en & 0x1) << 31)
  211. | ((intlv_en & 0x3) << 29)
  212. | ((intlv_ctl & 0xf) << 24)
  213. | ((ap_n_en & 0x1) << 23)
  214. /* XXX: some implementation only have 1 bit starting at left */
  215. | ((odt_rd_cfg & 0x7) << 20)
  216. /* XXX: Some implementation only have 1 bit starting at left */
  217. | ((odt_wr_cfg & 0x7) << 16)
  218. | ((ba_bits_cs_n & 0x3) << 14)
  219. | ((row_bits_cs_n & 0x7) << 8)
  220. #ifdef CONFIG_SYS_FSL_DDR4
  221. | ((bg_bits_cs_n & 0x3) << 4)
  222. #endif
  223. | ((col_bits_cs_n & 0x7) << 0)
  224. );
  225. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  226. }
  227. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  228. /* FIXME: 8572 */
  229. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  230. {
  231. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  232. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  233. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  234. }
  235. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  236. #if !defined(CONFIG_SYS_FSL_DDR1)
  237. static inline int avoid_odt_overlap(const dimm_params_t *dimm_params)
  238. {
  239. #if CONFIG_DIMM_SLOTS_PER_CTLR == 1
  240. if (dimm_params[0].n_ranks == 4)
  241. return 1;
  242. #endif
  243. #if CONFIG_DIMM_SLOTS_PER_CTLR == 2
  244. if ((dimm_params[0].n_ranks == 2) &&
  245. (dimm_params[1].n_ranks == 2))
  246. return 1;
  247. #ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
  248. if (dimm_params[0].n_ranks == 4)
  249. return 1;
  250. #endif
  251. #endif
  252. return 0;
  253. }
  254. /*
  255. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  256. *
  257. * Avoid writing for DDR I. The new PQ38 DDR controller
  258. * dreams up non-zero default values to be backwards compatible.
  259. */
  260. static void set_timing_cfg_0(fsl_ddr_cfg_regs_t *ddr,
  261. const memctl_options_t *popts,
  262. const dimm_params_t *dimm_params)
  263. {
  264. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  265. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  266. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  267. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  268. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  269. /* Active powerdown exit timing (tXARD and tXARDS). */
  270. unsigned char act_pd_exit_mclk;
  271. /* Precharge powerdown exit timing (tXP). */
  272. unsigned char pre_pd_exit_mclk;
  273. /* ODT powerdown exit timing (tAXPD). */
  274. unsigned char taxpd_mclk = 0;
  275. /* Mode register set cycle time (tMRD). */
  276. unsigned char tmrd_mclk;
  277. #ifdef CONFIG_SYS_FSL_DDR4
  278. /* tXP=max(4nCK, 6ns) */
  279. int txp = max((get_memory_clk_period_ps() * 4), 6000); /* unit=ps */
  280. trwt_mclk = 2;
  281. twrt_mclk = 1;
  282. act_pd_exit_mclk = picos_to_mclk(txp);
  283. pre_pd_exit_mclk = act_pd_exit_mclk;
  284. /*
  285. * MRS_CYC = max(tMRD, tMOD)
  286. * tMRD = 8nCK, tMOD = max(24nCK, 15ns)
  287. */
  288. tmrd_mclk = max(24, picos_to_mclk(15000));
  289. #elif defined(CONFIG_SYS_FSL_DDR3)
  290. /*
  291. * (tXARD and tXARDS). Empirical?
  292. * The DDR3 spec has not tXARD,
  293. * we use the tXP instead of it.
  294. * tXP=max(3nCK, 7.5ns) for DDR3.
  295. * spec has not the tAXPD, we use
  296. * tAXPD=1, need design to confirm.
  297. */
  298. int txp = max((get_memory_clk_period_ps() * 3), 7500); /* unit=ps */
  299. unsigned int data_rate = get_ddr_freq(0);
  300. tmrd_mclk = 4;
  301. /* set the turnaround time */
  302. /*
  303. * for single quad-rank DIMM and two dual-rank DIMMs
  304. * to avoid ODT overlap
  305. */
  306. if (avoid_odt_overlap(dimm_params)) {
  307. twwt_mclk = 2;
  308. trrt_mclk = 1;
  309. }
  310. /* for faster clock, need more time for data setup */
  311. trwt_mclk = (data_rate/1000000 > 1800) ? 2 : 1;
  312. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  313. twrt_mclk = 1;
  314. if (popts->dynamic_power == 0) { /* powerdown is not used */
  315. act_pd_exit_mclk = 1;
  316. pre_pd_exit_mclk = 1;
  317. taxpd_mclk = 1;
  318. } else {
  319. /* act_pd_exit_mclk = tXARD, see above */
  320. act_pd_exit_mclk = picos_to_mclk(txp);
  321. /* Mode register MR0[A12] is '1' - fast exit */
  322. pre_pd_exit_mclk = act_pd_exit_mclk;
  323. taxpd_mclk = 1;
  324. }
  325. #else /* CONFIG_SYS_FSL_DDR2 */
  326. /*
  327. * (tXARD and tXARDS). Empirical?
  328. * tXARD = 2 for DDR2
  329. * tXP=2
  330. * tAXPD=8
  331. */
  332. act_pd_exit_mclk = 2;
  333. pre_pd_exit_mclk = 2;
  334. taxpd_mclk = 8;
  335. tmrd_mclk = 2;
  336. #endif
  337. if (popts->trwt_override)
  338. trwt_mclk = popts->trwt;
  339. ddr->timing_cfg_0 = (0
  340. | ((trwt_mclk & 0x3) << 30) /* RWT */
  341. | ((twrt_mclk & 0x3) << 28) /* WRT */
  342. | ((trrt_mclk & 0x3) << 26) /* RRT */
  343. | ((twwt_mclk & 0x3) << 24) /* WWT */
  344. | ((act_pd_exit_mclk & 0xf) << 20) /* ACT_PD_EXIT */
  345. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  346. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  347. | ((tmrd_mclk & 0x1f) << 0) /* MRS_CYC */
  348. );
  349. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  350. }
  351. #endif /* defined(CONFIG_SYS_FSL_DDR2) */
  352. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  353. static void set_timing_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  354. const memctl_options_t *popts,
  355. const common_timing_params_t *common_dimm,
  356. unsigned int cas_latency,
  357. unsigned int additive_latency)
  358. {
  359. /* Extended precharge to activate interval (tRP) */
  360. unsigned int ext_pretoact = 0;
  361. /* Extended Activate to precharge interval (tRAS) */
  362. unsigned int ext_acttopre = 0;
  363. /* Extended activate to read/write interval (tRCD) */
  364. unsigned int ext_acttorw = 0;
  365. /* Extended refresh recovery time (tRFC) */
  366. unsigned int ext_refrec;
  367. /* Extended MCAS latency from READ cmd */
  368. unsigned int ext_caslat = 0;
  369. /* Extended additive latency */
  370. unsigned int ext_add_lat = 0;
  371. /* Extended last data to precharge interval (tWR) */
  372. unsigned int ext_wrrec = 0;
  373. /* Control Adjust */
  374. unsigned int cntl_adj = 0;
  375. ext_pretoact = picos_to_mclk(common_dimm->trp_ps) >> 4;
  376. ext_acttopre = picos_to_mclk(common_dimm->tras_ps) >> 4;
  377. ext_acttorw = picos_to_mclk(common_dimm->trcd_ps) >> 4;
  378. ext_caslat = (2 * cas_latency - 1) >> 4;
  379. ext_add_lat = additive_latency >> 4;
  380. #ifdef CONFIG_SYS_FSL_DDR4
  381. ext_refrec = (picos_to_mclk(common_dimm->trfc1_ps) - 8) >> 4;
  382. #else
  383. ext_refrec = (picos_to_mclk(common_dimm->trfc_ps) - 8) >> 4;
  384. /* ext_wrrec only deals with 16 clock and above, or 14 with OTF */
  385. #endif
  386. ext_wrrec = (picos_to_mclk(common_dimm->twr_ps) +
  387. (popts->otf_burst_chop_en ? 2 : 0)) >> 4;
  388. ddr->timing_cfg_3 = (0
  389. | ((ext_pretoact & 0x1) << 28)
  390. | ((ext_acttopre & 0x3) << 24)
  391. | ((ext_acttorw & 0x1) << 22)
  392. | ((ext_refrec & 0x1F) << 16)
  393. | ((ext_caslat & 0x3) << 12)
  394. | ((ext_add_lat & 0x1) << 10)
  395. | ((ext_wrrec & 0x1) << 8)
  396. | ((cntl_adj & 0x7) << 0)
  397. );
  398. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  399. }
  400. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  401. static void set_timing_cfg_1(fsl_ddr_cfg_regs_t *ddr,
  402. const memctl_options_t *popts,
  403. const common_timing_params_t *common_dimm,
  404. unsigned int cas_latency)
  405. {
  406. /* Precharge-to-activate interval (tRP) */
  407. unsigned char pretoact_mclk;
  408. /* Activate to precharge interval (tRAS) */
  409. unsigned char acttopre_mclk;
  410. /* Activate to read/write interval (tRCD) */
  411. unsigned char acttorw_mclk;
  412. /* CASLAT */
  413. unsigned char caslat_ctrl;
  414. /* Refresh recovery time (tRFC) ; trfc_low */
  415. unsigned char refrec_ctrl;
  416. /* Last data to precharge minimum interval (tWR) */
  417. unsigned char wrrec_mclk;
  418. /* Activate-to-activate interval (tRRD) */
  419. unsigned char acttoact_mclk;
  420. /* Last write data pair to read command issue interval (tWTR) */
  421. unsigned char wrtord_mclk;
  422. #ifdef CONFIG_SYS_FSL_DDR4
  423. /* DDR4 supports 10, 12, 14, 16, 18, 20, 24 */
  424. static const u8 wrrec_table[] = {
  425. 10, 10, 10, 10, 10,
  426. 10, 10, 10, 10, 10,
  427. 12, 12, 14, 14, 16,
  428. 16, 18, 18, 20, 20,
  429. 24, 24, 24, 24};
  430. #else
  431. /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
  432. static const u8 wrrec_table[] = {
  433. 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
  434. #endif
  435. pretoact_mclk = picos_to_mclk(common_dimm->trp_ps);
  436. acttopre_mclk = picos_to_mclk(common_dimm->tras_ps);
  437. acttorw_mclk = picos_to_mclk(common_dimm->trcd_ps);
  438. /*
  439. * Translate CAS Latency to a DDR controller field value:
  440. *
  441. * CAS Lat DDR I DDR II Ctrl
  442. * Clocks SPD Bit SPD Bit Value
  443. * ------- ------- ------- -----
  444. * 1.0 0 0001
  445. * 1.5 1 0010
  446. * 2.0 2 2 0011
  447. * 2.5 3 0100
  448. * 3.0 4 3 0101
  449. * 3.5 5 0110
  450. * 4.0 4 0111
  451. * 4.5 1000
  452. * 5.0 5 1001
  453. */
  454. #if defined(CONFIG_SYS_FSL_DDR1)
  455. caslat_ctrl = (cas_latency + 1) & 0x07;
  456. #elif defined(CONFIG_SYS_FSL_DDR2)
  457. caslat_ctrl = 2 * cas_latency - 1;
  458. #else
  459. /*
  460. * if the CAS latency more than 8 cycle,
  461. * we need set extend bit for it at
  462. * TIMING_CFG_3[EXT_CASLAT]
  463. */
  464. if (fsl_ddr_get_version() <= 0x40400)
  465. caslat_ctrl = 2 * cas_latency - 1;
  466. else
  467. caslat_ctrl = (cas_latency - 1) << 1;
  468. #endif
  469. #ifdef CONFIG_SYS_FSL_DDR4
  470. refrec_ctrl = picos_to_mclk(common_dimm->trfc1_ps) - 8;
  471. wrrec_mclk = picos_to_mclk(common_dimm->twr_ps);
  472. acttoact_mclk = max(picos_to_mclk(common_dimm->trrds_ps), 4);
  473. wrtord_mclk = max(2, picos_to_mclk(2500));
  474. if ((wrrec_mclk < 1) || (wrrec_mclk > 24))
  475. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  476. else
  477. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  478. #else
  479. refrec_ctrl = picos_to_mclk(common_dimm->trfc_ps) - 8;
  480. wrrec_mclk = picos_to_mclk(common_dimm->twr_ps);
  481. acttoact_mclk = picos_to_mclk(common_dimm->trrd_ps);
  482. wrtord_mclk = picos_to_mclk(common_dimm->twtr_ps);
  483. if ((wrrec_mclk < 1) || (wrrec_mclk > 16))
  484. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  485. else
  486. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  487. #endif
  488. if (popts->otf_burst_chop_en)
  489. wrrec_mclk += 2;
  490. /*
  491. * JEDEC has min requirement for tRRD
  492. */
  493. #if defined(CONFIG_SYS_FSL_DDR3)
  494. if (acttoact_mclk < 4)
  495. acttoact_mclk = 4;
  496. #endif
  497. /*
  498. * JEDEC has some min requirements for tWTR
  499. */
  500. #if defined(CONFIG_SYS_FSL_DDR2)
  501. if (wrtord_mclk < 2)
  502. wrtord_mclk = 2;
  503. #elif defined(CONFIG_SYS_FSL_DDR3)
  504. if (wrtord_mclk < 4)
  505. wrtord_mclk = 4;
  506. #endif
  507. if (popts->otf_burst_chop_en)
  508. wrtord_mclk += 2;
  509. ddr->timing_cfg_1 = (0
  510. | ((pretoact_mclk & 0x0F) << 28)
  511. | ((acttopre_mclk & 0x0F) << 24)
  512. | ((acttorw_mclk & 0xF) << 20)
  513. | ((caslat_ctrl & 0xF) << 16)
  514. | ((refrec_ctrl & 0xF) << 12)
  515. | ((wrrec_mclk & 0x0F) << 8)
  516. | ((acttoact_mclk & 0x0F) << 4)
  517. | ((wrtord_mclk & 0x0F) << 0)
  518. );
  519. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  520. }
  521. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  522. static void set_timing_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  523. const memctl_options_t *popts,
  524. const common_timing_params_t *common_dimm,
  525. unsigned int cas_latency,
  526. unsigned int additive_latency)
  527. {
  528. /* Additive latency */
  529. unsigned char add_lat_mclk;
  530. /* CAS-to-preamble override */
  531. unsigned short cpo;
  532. /* Write latency */
  533. unsigned char wr_lat;
  534. /* Read to precharge (tRTP) */
  535. unsigned char rd_to_pre;
  536. /* Write command to write data strobe timing adjustment */
  537. unsigned char wr_data_delay;
  538. /* Minimum CKE pulse width (tCKE) */
  539. unsigned char cke_pls;
  540. /* Window for four activates (tFAW) */
  541. unsigned short four_act;
  542. /* FIXME add check that this must be less than acttorw_mclk */
  543. add_lat_mclk = additive_latency;
  544. cpo = popts->cpo_override;
  545. #if defined(CONFIG_SYS_FSL_DDR1)
  546. /*
  547. * This is a lie. It should really be 1, but if it is
  548. * set to 1, bits overlap into the old controller's
  549. * otherwise unused ACSM field. If we leave it 0, then
  550. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  551. */
  552. wr_lat = 0;
  553. #elif defined(CONFIG_SYS_FSL_DDR2)
  554. wr_lat = cas_latency - 1;
  555. #else
  556. wr_lat = compute_cas_write_latency();
  557. #endif
  558. #ifdef CONFIG_SYS_FSL_DDR4
  559. rd_to_pre = picos_to_mclk(7500);
  560. #else
  561. rd_to_pre = picos_to_mclk(common_dimm->trtp_ps);
  562. #endif
  563. /*
  564. * JEDEC has some min requirements for tRTP
  565. */
  566. #if defined(CONFIG_SYS_FSL_DDR2)
  567. if (rd_to_pre < 2)
  568. rd_to_pre = 2;
  569. #elif defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  570. if (rd_to_pre < 4)
  571. rd_to_pre = 4;
  572. #endif
  573. if (popts->otf_burst_chop_en)
  574. rd_to_pre += 2; /* according to UM */
  575. wr_data_delay = popts->write_data_delay;
  576. #ifdef CONFIG_SYS_FSL_DDR4
  577. cpo = 0;
  578. cke_pls = max(3, picos_to_mclk(5000));
  579. #else
  580. cke_pls = picos_to_mclk(popts->tcke_clock_pulse_width_ps);
  581. #endif
  582. four_act = picos_to_mclk(popts->tfaw_window_four_activates_ps);
  583. ddr->timing_cfg_2 = (0
  584. | ((add_lat_mclk & 0xf) << 28)
  585. | ((cpo & 0x1f) << 23)
  586. | ((wr_lat & 0xf) << 19)
  587. | ((wr_lat & 0x10) << 14)
  588. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  589. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  590. | ((cke_pls & 0x7) << 6)
  591. | ((four_act & 0x3f) << 0)
  592. );
  593. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  594. }
  595. /* DDR SDRAM Register Control Word */
  596. static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
  597. const memctl_options_t *popts,
  598. const common_timing_params_t *common_dimm)
  599. {
  600. if (common_dimm->all_dimms_registered &&
  601. !common_dimm->all_dimms_unbuffered) {
  602. if (popts->rcw_override) {
  603. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  604. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  605. } else {
  606. ddr->ddr_sdram_rcw_1 =
  607. common_dimm->rcw[0] << 28 | \
  608. common_dimm->rcw[1] << 24 | \
  609. common_dimm->rcw[2] << 20 | \
  610. common_dimm->rcw[3] << 16 | \
  611. common_dimm->rcw[4] << 12 | \
  612. common_dimm->rcw[5] << 8 | \
  613. common_dimm->rcw[6] << 4 | \
  614. common_dimm->rcw[7];
  615. ddr->ddr_sdram_rcw_2 =
  616. common_dimm->rcw[8] << 28 | \
  617. common_dimm->rcw[9] << 24 | \
  618. common_dimm->rcw[10] << 20 | \
  619. common_dimm->rcw[11] << 16 | \
  620. common_dimm->rcw[12] << 12 | \
  621. common_dimm->rcw[13] << 8 | \
  622. common_dimm->rcw[14] << 4 | \
  623. common_dimm->rcw[15];
  624. }
  625. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
  626. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
  627. }
  628. }
  629. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  630. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  631. const memctl_options_t *popts,
  632. const common_timing_params_t *common_dimm)
  633. {
  634. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  635. unsigned int sren; /* Self refresh enable (during sleep) */
  636. unsigned int ecc_en; /* ECC enable. */
  637. unsigned int rd_en; /* Registered DIMM enable */
  638. unsigned int sdram_type; /* Type of SDRAM */
  639. unsigned int dyn_pwr; /* Dynamic power management mode */
  640. unsigned int dbw; /* DRAM dta bus width */
  641. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  642. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  643. unsigned int threet_en; /* Enable 3T timing */
  644. unsigned int twot_en; /* Enable 2T timing */
  645. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  646. unsigned int x32_en = 0; /* x32 enable */
  647. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  648. unsigned int hse; /* Global half strength override */
  649. unsigned int acc_ecc_en = 0; /* Accumulated ECC enable */
  650. unsigned int mem_halt = 0; /* memory controller halt */
  651. unsigned int bi = 0; /* Bypass initialization */
  652. mem_en = 1;
  653. sren = popts->self_refresh_in_sleep;
  654. if (common_dimm->all_dimms_ecc_capable) {
  655. /* Allow setting of ECC only if all DIMMs are ECC. */
  656. ecc_en = popts->ecc_mode;
  657. } else {
  658. ecc_en = 0;
  659. }
  660. if (common_dimm->all_dimms_registered &&
  661. !common_dimm->all_dimms_unbuffered) {
  662. rd_en = 1;
  663. twot_en = 0;
  664. } else {
  665. rd_en = 0;
  666. twot_en = popts->twot_en;
  667. }
  668. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  669. dyn_pwr = popts->dynamic_power;
  670. dbw = popts->data_bus_width;
  671. /* 8-beat burst enable DDR-III case
  672. * we must clear it when use the on-the-fly mode,
  673. * must set it when use the 32-bits bus mode.
  674. */
  675. if ((sdram_type == SDRAM_TYPE_DDR3) ||
  676. (sdram_type == SDRAM_TYPE_DDR4)) {
  677. if (popts->burst_length == DDR_BL8)
  678. eight_be = 1;
  679. if (popts->burst_length == DDR_OTF)
  680. eight_be = 0;
  681. if (dbw == 0x1)
  682. eight_be = 1;
  683. }
  684. threet_en = popts->threet_en;
  685. ba_intlv_ctl = popts->ba_intlv_ctl;
  686. hse = popts->half_strength_driver_enable;
  687. /* set when ddr bus width < 64 */
  688. acc_ecc_en = (dbw != 0 && ecc_en == 1) ? 1 : 0;
  689. ddr->ddr_sdram_cfg = (0
  690. | ((mem_en & 0x1) << 31)
  691. | ((sren & 0x1) << 30)
  692. | ((ecc_en & 0x1) << 29)
  693. | ((rd_en & 0x1) << 28)
  694. | ((sdram_type & 0x7) << 24)
  695. | ((dyn_pwr & 0x1) << 21)
  696. | ((dbw & 0x3) << 19)
  697. | ((eight_be & 0x1) << 18)
  698. | ((ncap & 0x1) << 17)
  699. | ((threet_en & 0x1) << 16)
  700. | ((twot_en & 0x1) << 15)
  701. | ((ba_intlv_ctl & 0x7F) << 8)
  702. | ((x32_en & 0x1) << 5)
  703. | ((pchb8 & 0x1) << 4)
  704. | ((hse & 0x1) << 3)
  705. | ((acc_ecc_en & 0x1) << 2)
  706. | ((mem_halt & 0x1) << 1)
  707. | ((bi & 0x1) << 0)
  708. );
  709. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  710. }
  711. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  712. static void set_ddr_sdram_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  713. const memctl_options_t *popts,
  714. const unsigned int unq_mrs_en)
  715. {
  716. unsigned int frc_sr = 0; /* Force self refresh */
  717. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  718. unsigned int odt_cfg = 0; /* ODT configuration */
  719. unsigned int num_pr; /* Number of posted refreshes */
  720. unsigned int slow = 0; /* DDR will be run less than 1250 */
  721. unsigned int x4_en = 0; /* x4 DRAM enable */
  722. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  723. unsigned int ap_en; /* Address Parity Enable */
  724. unsigned int d_init; /* DRAM data initialization */
  725. unsigned int rcw_en = 0; /* Register Control Word Enable */
  726. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  727. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  728. int i;
  729. #ifndef CONFIG_SYS_FSL_DDR4
  730. unsigned int dll_rst_dis = 1; /* DLL reset disable */
  731. unsigned int dqs_cfg; /* DQS configuration */
  732. dqs_cfg = popts->dqs_config;
  733. #endif
  734. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  735. if (popts->cs_local_opts[i].odt_rd_cfg
  736. || popts->cs_local_opts[i].odt_wr_cfg) {
  737. odt_cfg = SDRAM_CFG2_ODT_ONLY_READ;
  738. break;
  739. }
  740. }
  741. num_pr = 1; /* Make this configurable */
  742. /*
  743. * 8572 manual says
  744. * {TIMING_CFG_1[PRETOACT]
  745. * + [DDR_SDRAM_CFG_2[NUM_PR]
  746. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  747. * << DDR_SDRAM_INTERVAL[REFINT]
  748. */
  749. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  750. obc_cfg = popts->otf_burst_chop_en;
  751. #else
  752. obc_cfg = 0;
  753. #endif
  754. #if (CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7)
  755. slow = get_ddr_freq(0) < 1249000000;
  756. #endif
  757. if (popts->registered_dimm_en) {
  758. rcw_en = 1;
  759. ap_en = popts->ap_en;
  760. } else {
  761. ap_en = 0;
  762. }
  763. x4_en = popts->x4_en ? 1 : 0;
  764. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  765. /* Use the DDR controller to auto initialize memory. */
  766. d_init = popts->ecc_init_using_memctl;
  767. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  768. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  769. #else
  770. /* Memory will be initialized via DMA, or not at all. */
  771. d_init = 0;
  772. #endif
  773. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  774. md_en = popts->mirrored_dimm;
  775. #endif
  776. qd_en = popts->quad_rank_present ? 1 : 0;
  777. ddr->ddr_sdram_cfg_2 = (0
  778. | ((frc_sr & 0x1) << 31)
  779. | ((sr_ie & 0x1) << 30)
  780. #ifndef CONFIG_SYS_FSL_DDR4
  781. | ((dll_rst_dis & 0x1) << 29)
  782. | ((dqs_cfg & 0x3) << 26)
  783. #endif
  784. | ((odt_cfg & 0x3) << 21)
  785. | ((num_pr & 0xf) << 12)
  786. | ((slow & 1) << 11)
  787. | (x4_en << 10)
  788. | (qd_en << 9)
  789. | (unq_mrs_en << 8)
  790. | ((obc_cfg & 0x1) << 6)
  791. | ((ap_en & 0x1) << 5)
  792. | ((d_init & 0x1) << 4)
  793. | ((rcw_en & 0x1) << 2)
  794. | ((md_en & 0x1) << 0)
  795. );
  796. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  797. }
  798. #ifdef CONFIG_SYS_FSL_DDR4
  799. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  800. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  801. const memctl_options_t *popts,
  802. const common_timing_params_t *common_dimm,
  803. const unsigned int unq_mrs_en)
  804. {
  805. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  806. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  807. int i;
  808. unsigned int wr_crc = 0; /* Disable */
  809. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  810. unsigned int srt = 0; /* self-refresh temerature, normal range */
  811. unsigned int cwl = compute_cas_write_latency() - 9;
  812. unsigned int mpr = 0; /* serial */
  813. unsigned int wc_lat;
  814. const unsigned int mclk_ps = get_memory_clk_period_ps();
  815. if (popts->rtt_override)
  816. rtt_wr = popts->rtt_wr_override_value;
  817. else
  818. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  819. if (common_dimm->extended_op_srt)
  820. srt = common_dimm->extended_op_srt;
  821. esdmode2 = (0
  822. | ((wr_crc & 0x1) << 12)
  823. | ((rtt_wr & 0x3) << 9)
  824. | ((srt & 0x3) << 6)
  825. | ((cwl & 0x7) << 3));
  826. if (mclk_ps >= 1250)
  827. wc_lat = 0;
  828. else if (mclk_ps >= 833)
  829. wc_lat = 1;
  830. else
  831. wc_lat = 2;
  832. esdmode3 = (0
  833. | ((mpr & 0x3) << 11)
  834. | ((wc_lat & 0x3) << 9));
  835. ddr->ddr_sdram_mode_2 = (0
  836. | ((esdmode2 & 0xFFFF) << 16)
  837. | ((esdmode3 & 0xFFFF) << 0)
  838. );
  839. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  840. if (unq_mrs_en) { /* unique mode registers are supported */
  841. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  842. if (popts->rtt_override)
  843. rtt_wr = popts->rtt_wr_override_value;
  844. else
  845. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  846. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  847. esdmode2 |= (rtt_wr & 0x3) << 9;
  848. switch (i) {
  849. case 1:
  850. ddr->ddr_sdram_mode_4 = (0
  851. | ((esdmode2 & 0xFFFF) << 16)
  852. | ((esdmode3 & 0xFFFF) << 0)
  853. );
  854. break;
  855. case 2:
  856. ddr->ddr_sdram_mode_6 = (0
  857. | ((esdmode2 & 0xFFFF) << 16)
  858. | ((esdmode3 & 0xFFFF) << 0)
  859. );
  860. break;
  861. case 3:
  862. ddr->ddr_sdram_mode_8 = (0
  863. | ((esdmode2 & 0xFFFF) << 16)
  864. | ((esdmode3 & 0xFFFF) << 0)
  865. );
  866. break;
  867. }
  868. }
  869. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  870. ddr->ddr_sdram_mode_4);
  871. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  872. ddr->ddr_sdram_mode_6);
  873. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  874. ddr->ddr_sdram_mode_8);
  875. }
  876. }
  877. #elif defined(CONFIG_SYS_FSL_DDR3)
  878. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  879. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  880. const memctl_options_t *popts,
  881. const common_timing_params_t *common_dimm,
  882. const unsigned int unq_mrs_en)
  883. {
  884. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  885. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  886. int i;
  887. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  888. unsigned int srt = 0; /* self-refresh temerature, normal range */
  889. unsigned int asr = 0; /* auto self-refresh disable */
  890. unsigned int cwl = compute_cas_write_latency() - 5;
  891. unsigned int pasr = 0; /* partial array self refresh disable */
  892. if (popts->rtt_override)
  893. rtt_wr = popts->rtt_wr_override_value;
  894. else
  895. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  896. if (common_dimm->extended_op_srt)
  897. srt = common_dimm->extended_op_srt;
  898. esdmode2 = (0
  899. | ((rtt_wr & 0x3) << 9)
  900. | ((srt & 0x1) << 7)
  901. | ((asr & 0x1) << 6)
  902. | ((cwl & 0x7) << 3)
  903. | ((pasr & 0x7) << 0));
  904. ddr->ddr_sdram_mode_2 = (0
  905. | ((esdmode2 & 0xFFFF) << 16)
  906. | ((esdmode3 & 0xFFFF) << 0)
  907. );
  908. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  909. if (unq_mrs_en) { /* unique mode registers are supported */
  910. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  911. if (popts->rtt_override)
  912. rtt_wr = popts->rtt_wr_override_value;
  913. else
  914. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  915. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  916. esdmode2 |= (rtt_wr & 0x3) << 9;
  917. switch (i) {
  918. case 1:
  919. ddr->ddr_sdram_mode_4 = (0
  920. | ((esdmode2 & 0xFFFF) << 16)
  921. | ((esdmode3 & 0xFFFF) << 0)
  922. );
  923. break;
  924. case 2:
  925. ddr->ddr_sdram_mode_6 = (0
  926. | ((esdmode2 & 0xFFFF) << 16)
  927. | ((esdmode3 & 0xFFFF) << 0)
  928. );
  929. break;
  930. case 3:
  931. ddr->ddr_sdram_mode_8 = (0
  932. | ((esdmode2 & 0xFFFF) << 16)
  933. | ((esdmode3 & 0xFFFF) << 0)
  934. );
  935. break;
  936. }
  937. }
  938. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  939. ddr->ddr_sdram_mode_4);
  940. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  941. ddr->ddr_sdram_mode_6);
  942. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  943. ddr->ddr_sdram_mode_8);
  944. }
  945. }
  946. #else /* for DDR2 and DDR1 */
  947. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  948. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  949. const memctl_options_t *popts,
  950. const common_timing_params_t *common_dimm,
  951. const unsigned int unq_mrs_en)
  952. {
  953. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  954. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  955. ddr->ddr_sdram_mode_2 = (0
  956. | ((esdmode2 & 0xFFFF) << 16)
  957. | ((esdmode3 & 0xFFFF) << 0)
  958. );
  959. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  960. }
  961. #endif
  962. #ifdef CONFIG_SYS_FSL_DDR4
  963. /* DDR SDRAM Mode configuration 9 (DDR_SDRAM_MODE_9) */
  964. static void set_ddr_sdram_mode_9(fsl_ddr_cfg_regs_t *ddr,
  965. const memctl_options_t *popts,
  966. const common_timing_params_t *common_dimm,
  967. const unsigned int unq_mrs_en)
  968. {
  969. int i;
  970. unsigned short esdmode4 = 0; /* Extended SDRAM mode 4 */
  971. unsigned short esdmode5; /* Extended SDRAM mode 5 */
  972. esdmode5 = 0x00000400; /* Data mask enabled */
  973. ddr->ddr_sdram_mode_9 = (0
  974. | ((esdmode4 & 0xffff) << 16)
  975. | ((esdmode5 & 0xffff) << 0)
  976. );
  977. debug("FSLDDR: ddr_sdram_mode_9) = 0x%08x\n", ddr->ddr_sdram_mode_9);
  978. if (unq_mrs_en) { /* unique mode registers are supported */
  979. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  980. switch (i) {
  981. case 1:
  982. ddr->ddr_sdram_mode_11 = (0
  983. | ((esdmode4 & 0xFFFF) << 16)
  984. | ((esdmode5 & 0xFFFF) << 0)
  985. );
  986. break;
  987. case 2:
  988. ddr->ddr_sdram_mode_13 = (0
  989. | ((esdmode4 & 0xFFFF) << 16)
  990. | ((esdmode5 & 0xFFFF) << 0)
  991. );
  992. break;
  993. case 3:
  994. ddr->ddr_sdram_mode_15 = (0
  995. | ((esdmode4 & 0xFFFF) << 16)
  996. | ((esdmode5 & 0xFFFF) << 0)
  997. );
  998. break;
  999. }
  1000. }
  1001. debug("FSLDDR: ddr_sdram_mode_11 = 0x%08x\n",
  1002. ddr->ddr_sdram_mode_11);
  1003. debug("FSLDDR: ddr_sdram_mode_13 = 0x%08x\n",
  1004. ddr->ddr_sdram_mode_13);
  1005. debug("FSLDDR: ddr_sdram_mode_15 = 0x%08x\n",
  1006. ddr->ddr_sdram_mode_15);
  1007. }
  1008. }
  1009. /* DDR SDRAM Mode configuration 10 (DDR_SDRAM_MODE_10) */
  1010. static void set_ddr_sdram_mode_10(fsl_ddr_cfg_regs_t *ddr,
  1011. const memctl_options_t *popts,
  1012. const common_timing_params_t *common_dimm,
  1013. const unsigned int unq_mrs_en)
  1014. {
  1015. int i;
  1016. unsigned short esdmode6 = 0; /* Extended SDRAM mode 6 */
  1017. unsigned short esdmode7 = 0; /* Extended SDRAM mode 7 */
  1018. unsigned int tccdl_min = picos_to_mclk(common_dimm->tccdl_ps);
  1019. esdmode6 = ((tccdl_min - 4) & 0x7) << 10;
  1020. ddr->ddr_sdram_mode_10 = (0
  1021. | ((esdmode6 & 0xffff) << 16)
  1022. | ((esdmode7 & 0xffff) << 0)
  1023. );
  1024. debug("FSLDDR: ddr_sdram_mode_10) = 0x%08x\n", ddr->ddr_sdram_mode_10);
  1025. if (unq_mrs_en) { /* unique mode registers are supported */
  1026. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1027. switch (i) {
  1028. case 1:
  1029. ddr->ddr_sdram_mode_12 = (0
  1030. | ((esdmode6 & 0xFFFF) << 16)
  1031. | ((esdmode7 & 0xFFFF) << 0)
  1032. );
  1033. break;
  1034. case 2:
  1035. ddr->ddr_sdram_mode_14 = (0
  1036. | ((esdmode6 & 0xFFFF) << 16)
  1037. | ((esdmode7 & 0xFFFF) << 0)
  1038. );
  1039. break;
  1040. case 3:
  1041. ddr->ddr_sdram_mode_16 = (0
  1042. | ((esdmode6 & 0xFFFF) << 16)
  1043. | ((esdmode7 & 0xFFFF) << 0)
  1044. );
  1045. break;
  1046. }
  1047. }
  1048. debug("FSLDDR: ddr_sdram_mode_12 = 0x%08x\n",
  1049. ddr->ddr_sdram_mode_12);
  1050. debug("FSLDDR: ddr_sdram_mode_14 = 0x%08x\n",
  1051. ddr->ddr_sdram_mode_14);
  1052. debug("FSLDDR: ddr_sdram_mode_16 = 0x%08x\n",
  1053. ddr->ddr_sdram_mode_16);
  1054. }
  1055. }
  1056. #endif
  1057. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  1058. static void set_ddr_sdram_interval(fsl_ddr_cfg_regs_t *ddr,
  1059. const memctl_options_t *popts,
  1060. const common_timing_params_t *common_dimm)
  1061. {
  1062. unsigned int refint; /* Refresh interval */
  1063. unsigned int bstopre; /* Precharge interval */
  1064. refint = picos_to_mclk(common_dimm->refresh_rate_ps);
  1065. bstopre = popts->bstopre;
  1066. /* refint field used 0x3FFF in earlier controllers */
  1067. ddr->ddr_sdram_interval = (0
  1068. | ((refint & 0xFFFF) << 16)
  1069. | ((bstopre & 0x3FFF) << 0)
  1070. );
  1071. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  1072. }
  1073. #ifdef CONFIG_SYS_FSL_DDR4
  1074. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1075. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  1076. const memctl_options_t *popts,
  1077. const common_timing_params_t *common_dimm,
  1078. unsigned int cas_latency,
  1079. unsigned int additive_latency,
  1080. const unsigned int unq_mrs_en)
  1081. {
  1082. int i;
  1083. unsigned short esdmode; /* Extended SDRAM mode */
  1084. unsigned short sdmode; /* SDRAM mode */
  1085. /* Mode Register - MR1 */
  1086. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1087. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1088. unsigned int rtt;
  1089. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1090. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1091. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1092. unsigned int dll_en = 1; /* DLL Enable 1=Enable (Normal),
  1093. 0=Disable (Test/Debug) */
  1094. /* Mode Register - MR0 */
  1095. unsigned int wr = 0; /* Write Recovery */
  1096. unsigned int dll_rst; /* DLL Reset */
  1097. unsigned int mode; /* Normal=0 or Test=1 */
  1098. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1099. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1100. unsigned int bt;
  1101. unsigned int bl; /* BL: Burst Length */
  1102. unsigned int wr_mclk;
  1103. /* DDR4 support WR 10, 12, 14, 16, 18, 20, 24 */
  1104. static const u8 wr_table[] = {
  1105. 0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 6, 6};
  1106. /* DDR4 support CAS 9, 10, 11, 12, 13, 14, 15, 16, 18, 20, 22, 24 */
  1107. static const u8 cas_latency_table[] = {
  1108. 0, 1, 2, 3, 4, 5, 6, 7, 8, 8,
  1109. 9, 9, 10, 10, 11, 11};
  1110. if (popts->rtt_override)
  1111. rtt = popts->rtt_override_value;
  1112. else
  1113. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1114. if (additive_latency == (cas_latency - 1))
  1115. al = 1;
  1116. if (additive_latency == (cas_latency - 2))
  1117. al = 2;
  1118. if (popts->quad_rank_present)
  1119. dic = 1; /* output driver impedance 240/7 ohm */
  1120. /*
  1121. * The esdmode value will also be used for writing
  1122. * MR1 during write leveling for DDR3, although the
  1123. * bits specifically related to the write leveling
  1124. * scheme will be handled automatically by the DDR
  1125. * controller. so we set the wrlvl_en = 0 here.
  1126. */
  1127. esdmode = (0
  1128. | ((qoff & 0x1) << 12)
  1129. | ((tdqs_en & 0x1) << 11)
  1130. | ((rtt & 0x7) << 8)
  1131. | ((wrlvl_en & 0x1) << 7)
  1132. | ((al & 0x3) << 3)
  1133. | ((dic & 0x3) << 1) /* DIC field is split */
  1134. | ((dll_en & 0x1) << 0)
  1135. );
  1136. /*
  1137. * DLL control for precharge PD
  1138. * 0=slow exit DLL off (tXPDLL)
  1139. * 1=fast exit DLL on (tXP)
  1140. */
  1141. wr_mclk = picos_to_mclk(common_dimm->twr_ps);
  1142. if (wr_mclk <= 24) {
  1143. wr = wr_table[wr_mclk - 10];
  1144. } else {
  1145. printf("Error: unsupported write recovery for mode register wr_mclk = %d\n",
  1146. wr_mclk);
  1147. }
  1148. dll_rst = 0; /* dll no reset */
  1149. mode = 0; /* normal mode */
  1150. /* look up table to get the cas latency bits */
  1151. if (cas_latency >= 9 && cas_latency <= 24)
  1152. caslat = cas_latency_table[cas_latency - 9];
  1153. else
  1154. printf("Error: unsupported cas latency for mode register\n");
  1155. bt = 0; /* Nibble sequential */
  1156. switch (popts->burst_length) {
  1157. case DDR_BL8:
  1158. bl = 0;
  1159. break;
  1160. case DDR_OTF:
  1161. bl = 1;
  1162. break;
  1163. case DDR_BC4:
  1164. bl = 2;
  1165. break;
  1166. default:
  1167. printf("Error: invalid burst length of %u specified. ",
  1168. popts->burst_length);
  1169. puts("Defaulting to on-the-fly BC4 or BL8 beats.\n");
  1170. bl = 1;
  1171. break;
  1172. }
  1173. sdmode = (0
  1174. | ((wr & 0x7) << 9)
  1175. | ((dll_rst & 0x1) << 8)
  1176. | ((mode & 0x1) << 7)
  1177. | (((caslat >> 1) & 0x7) << 4)
  1178. | ((bt & 0x1) << 3)
  1179. | ((caslat & 1) << 2)
  1180. | ((bl & 0x3) << 0)
  1181. );
  1182. ddr->ddr_sdram_mode = (0
  1183. | ((esdmode & 0xFFFF) << 16)
  1184. | ((sdmode & 0xFFFF) << 0)
  1185. );
  1186. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1187. if (unq_mrs_en) { /* unique mode registers are supported */
  1188. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1189. if (popts->rtt_override)
  1190. rtt = popts->rtt_override_value;
  1191. else
  1192. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1193. esdmode &= 0xF8FF; /* clear bit 10,9,8 for rtt */
  1194. esdmode |= (rtt & 0x7) << 8;
  1195. switch (i) {
  1196. case 1:
  1197. ddr->ddr_sdram_mode_3 = (0
  1198. | ((esdmode & 0xFFFF) << 16)
  1199. | ((sdmode & 0xFFFF) << 0)
  1200. );
  1201. break;
  1202. case 2:
  1203. ddr->ddr_sdram_mode_5 = (0
  1204. | ((esdmode & 0xFFFF) << 16)
  1205. | ((sdmode & 0xFFFF) << 0)
  1206. );
  1207. break;
  1208. case 3:
  1209. ddr->ddr_sdram_mode_7 = (0
  1210. | ((esdmode & 0xFFFF) << 16)
  1211. | ((sdmode & 0xFFFF) << 0)
  1212. );
  1213. break;
  1214. }
  1215. }
  1216. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1217. ddr->ddr_sdram_mode_3);
  1218. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1219. ddr->ddr_sdram_mode_5);
  1220. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1221. ddr->ddr_sdram_mode_5);
  1222. }
  1223. }
  1224. #elif defined(CONFIG_SYS_FSL_DDR3)
  1225. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1226. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  1227. const memctl_options_t *popts,
  1228. const common_timing_params_t *common_dimm,
  1229. unsigned int cas_latency,
  1230. unsigned int additive_latency,
  1231. const unsigned int unq_mrs_en)
  1232. {
  1233. int i;
  1234. unsigned short esdmode; /* Extended SDRAM mode */
  1235. unsigned short sdmode; /* SDRAM mode */
  1236. /* Mode Register - MR1 */
  1237. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1238. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1239. unsigned int rtt;
  1240. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1241. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1242. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1243. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1244. 1=Disable (Test/Debug) */
  1245. /* Mode Register - MR0 */
  1246. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  1247. unsigned int wr = 0; /* Write Recovery */
  1248. unsigned int dll_rst; /* DLL Reset */
  1249. unsigned int mode; /* Normal=0 or Test=1 */
  1250. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1251. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1252. unsigned int bt;
  1253. unsigned int bl; /* BL: Burst Length */
  1254. unsigned int wr_mclk;
  1255. /*
  1256. * DDR_SDRAM_MODE doesn't support 9,11,13,15
  1257. * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
  1258. * for this table
  1259. */
  1260. static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
  1261. if (popts->rtt_override)
  1262. rtt = popts->rtt_override_value;
  1263. else
  1264. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1265. if (additive_latency == (cas_latency - 1))
  1266. al = 1;
  1267. if (additive_latency == (cas_latency - 2))
  1268. al = 2;
  1269. if (popts->quad_rank_present)
  1270. dic = 1; /* output driver impedance 240/7 ohm */
  1271. /*
  1272. * The esdmode value will also be used for writing
  1273. * MR1 during write leveling for DDR3, although the
  1274. * bits specifically related to the write leveling
  1275. * scheme will be handled automatically by the DDR
  1276. * controller. so we set the wrlvl_en = 0 here.
  1277. */
  1278. esdmode = (0
  1279. | ((qoff & 0x1) << 12)
  1280. | ((tdqs_en & 0x1) << 11)
  1281. | ((rtt & 0x4) << 7) /* rtt field is split */
  1282. | ((wrlvl_en & 0x1) << 7)
  1283. | ((rtt & 0x2) << 5) /* rtt field is split */
  1284. | ((dic & 0x2) << 4) /* DIC field is split */
  1285. | ((al & 0x3) << 3)
  1286. | ((rtt & 0x1) << 2) /* rtt field is split */
  1287. | ((dic & 0x1) << 1) /* DIC field is split */
  1288. | ((dll_en & 0x1) << 0)
  1289. );
  1290. /*
  1291. * DLL control for precharge PD
  1292. * 0=slow exit DLL off (tXPDLL)
  1293. * 1=fast exit DLL on (tXP)
  1294. */
  1295. dll_on = 1;
  1296. wr_mclk = picos_to_mclk(common_dimm->twr_ps);
  1297. if (wr_mclk <= 16) {
  1298. wr = wr_table[wr_mclk - 5];
  1299. } else {
  1300. printf("Error: unsupported write recovery for mode register "
  1301. "wr_mclk = %d\n", wr_mclk);
  1302. }
  1303. dll_rst = 0; /* dll no reset */
  1304. mode = 0; /* normal mode */
  1305. /* look up table to get the cas latency bits */
  1306. if (cas_latency >= 5 && cas_latency <= 16) {
  1307. unsigned char cas_latency_table[] = {
  1308. 0x2, /* 5 clocks */
  1309. 0x4, /* 6 clocks */
  1310. 0x6, /* 7 clocks */
  1311. 0x8, /* 8 clocks */
  1312. 0xa, /* 9 clocks */
  1313. 0xc, /* 10 clocks */
  1314. 0xe, /* 11 clocks */
  1315. 0x1, /* 12 clocks */
  1316. 0x3, /* 13 clocks */
  1317. 0x5, /* 14 clocks */
  1318. 0x7, /* 15 clocks */
  1319. 0x9, /* 16 clocks */
  1320. };
  1321. caslat = cas_latency_table[cas_latency - 5];
  1322. } else {
  1323. printf("Error: unsupported cas latency for mode register\n");
  1324. }
  1325. bt = 0; /* Nibble sequential */
  1326. switch (popts->burst_length) {
  1327. case DDR_BL8:
  1328. bl = 0;
  1329. break;
  1330. case DDR_OTF:
  1331. bl = 1;
  1332. break;
  1333. case DDR_BC4:
  1334. bl = 2;
  1335. break;
  1336. default:
  1337. printf("Error: invalid burst length of %u specified. "
  1338. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  1339. popts->burst_length);
  1340. bl = 1;
  1341. break;
  1342. }
  1343. sdmode = (0
  1344. | ((dll_on & 0x1) << 12)
  1345. | ((wr & 0x7) << 9)
  1346. | ((dll_rst & 0x1) << 8)
  1347. | ((mode & 0x1) << 7)
  1348. | (((caslat >> 1) & 0x7) << 4)
  1349. | ((bt & 0x1) << 3)
  1350. | ((caslat & 1) << 2)
  1351. | ((bl & 0x3) << 0)
  1352. );
  1353. ddr->ddr_sdram_mode = (0
  1354. | ((esdmode & 0xFFFF) << 16)
  1355. | ((sdmode & 0xFFFF) << 0)
  1356. );
  1357. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1358. if (unq_mrs_en) { /* unique mode registers are supported */
  1359. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1360. if (popts->rtt_override)
  1361. rtt = popts->rtt_override_value;
  1362. else
  1363. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1364. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  1365. esdmode |= (0
  1366. | ((rtt & 0x4) << 7) /* rtt field is split */
  1367. | ((rtt & 0x2) << 5) /* rtt field is split */
  1368. | ((rtt & 0x1) << 2) /* rtt field is split */
  1369. );
  1370. switch (i) {
  1371. case 1:
  1372. ddr->ddr_sdram_mode_3 = (0
  1373. | ((esdmode & 0xFFFF) << 16)
  1374. | ((sdmode & 0xFFFF) << 0)
  1375. );
  1376. break;
  1377. case 2:
  1378. ddr->ddr_sdram_mode_5 = (0
  1379. | ((esdmode & 0xFFFF) << 16)
  1380. | ((sdmode & 0xFFFF) << 0)
  1381. );
  1382. break;
  1383. case 3:
  1384. ddr->ddr_sdram_mode_7 = (0
  1385. | ((esdmode & 0xFFFF) << 16)
  1386. | ((sdmode & 0xFFFF) << 0)
  1387. );
  1388. break;
  1389. }
  1390. }
  1391. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1392. ddr->ddr_sdram_mode_3);
  1393. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1394. ddr->ddr_sdram_mode_5);
  1395. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1396. ddr->ddr_sdram_mode_5);
  1397. }
  1398. }
  1399. #else /* !CONFIG_SYS_FSL_DDR3 */
  1400. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1401. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  1402. const memctl_options_t *popts,
  1403. const common_timing_params_t *common_dimm,
  1404. unsigned int cas_latency,
  1405. unsigned int additive_latency,
  1406. const unsigned int unq_mrs_en)
  1407. {
  1408. unsigned short esdmode; /* Extended SDRAM mode */
  1409. unsigned short sdmode; /* SDRAM mode */
  1410. /*
  1411. * FIXME: This ought to be pre-calculated in a
  1412. * technology-specific routine,
  1413. * e.g. compute_DDR2_mode_register(), and then the
  1414. * sdmode and esdmode passed in as part of common_dimm.
  1415. */
  1416. /* Extended Mode Register */
  1417. unsigned int mrs = 0; /* Mode Register Set */
  1418. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  1419. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  1420. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  1421. unsigned int ocd = 0; /* 0x0=OCD not supported,
  1422. 0x7=OCD default state */
  1423. unsigned int rtt;
  1424. unsigned int al; /* Posted CAS# additive latency (AL) */
  1425. unsigned int ods = 0; /* Output Drive Strength:
  1426. 0 = Full strength (18ohm)
  1427. 1 = Reduced strength (4ohm) */
  1428. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1429. 1=Disable (Test/Debug) */
  1430. /* Mode Register (MR) */
  1431. unsigned int mr; /* Mode Register Definition */
  1432. unsigned int pd; /* Power-Down Mode */
  1433. unsigned int wr; /* Write Recovery */
  1434. unsigned int dll_res; /* DLL Reset */
  1435. unsigned int mode; /* Normal=0 or Test=1 */
  1436. unsigned int caslat = 0;/* CAS# latency */
  1437. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  1438. unsigned int bt;
  1439. unsigned int bl; /* BL: Burst Length */
  1440. dqs_en = !popts->dqs_config;
  1441. rtt = fsl_ddr_get_rtt();
  1442. al = additive_latency;
  1443. esdmode = (0
  1444. | ((mrs & 0x3) << 14)
  1445. | ((outputs & 0x1) << 12)
  1446. | ((rdqs_en & 0x1) << 11)
  1447. | ((dqs_en & 0x1) << 10)
  1448. | ((ocd & 0x7) << 7)
  1449. | ((rtt & 0x2) << 5) /* rtt field is split */
  1450. | ((al & 0x7) << 3)
  1451. | ((rtt & 0x1) << 2) /* rtt field is split */
  1452. | ((ods & 0x1) << 1)
  1453. | ((dll_en & 0x1) << 0)
  1454. );
  1455. mr = 0; /* FIXME: CHECKME */
  1456. /*
  1457. * 0 = Fast Exit (Normal)
  1458. * 1 = Slow Exit (Low Power)
  1459. */
  1460. pd = 0;
  1461. #if defined(CONFIG_SYS_FSL_DDR1)
  1462. wr = 0; /* Historical */
  1463. #elif defined(CONFIG_SYS_FSL_DDR2)
  1464. wr = picos_to_mclk(common_dimm->twr_ps);
  1465. #endif
  1466. dll_res = 0;
  1467. mode = 0;
  1468. #if defined(CONFIG_SYS_FSL_DDR1)
  1469. if (1 <= cas_latency && cas_latency <= 4) {
  1470. unsigned char mode_caslat_table[4] = {
  1471. 0x5, /* 1.5 clocks */
  1472. 0x2, /* 2.0 clocks */
  1473. 0x6, /* 2.5 clocks */
  1474. 0x3 /* 3.0 clocks */
  1475. };
  1476. caslat = mode_caslat_table[cas_latency - 1];
  1477. } else {
  1478. printf("Warning: unknown cas_latency %d\n", cas_latency);
  1479. }
  1480. #elif defined(CONFIG_SYS_FSL_DDR2)
  1481. caslat = cas_latency;
  1482. #endif
  1483. bt = 0;
  1484. switch (popts->burst_length) {
  1485. case DDR_BL4:
  1486. bl = 2;
  1487. break;
  1488. case DDR_BL8:
  1489. bl = 3;
  1490. break;
  1491. default:
  1492. printf("Error: invalid burst length of %u specified. "
  1493. " Defaulting to 4 beats.\n",
  1494. popts->burst_length);
  1495. bl = 2;
  1496. break;
  1497. }
  1498. sdmode = (0
  1499. | ((mr & 0x3) << 14)
  1500. | ((pd & 0x1) << 12)
  1501. | ((wr & 0x7) << 9)
  1502. | ((dll_res & 0x1) << 8)
  1503. | ((mode & 0x1) << 7)
  1504. | ((caslat & 0x7) << 4)
  1505. | ((bt & 0x1) << 3)
  1506. | ((bl & 0x7) << 0)
  1507. );
  1508. ddr->ddr_sdram_mode = (0
  1509. | ((esdmode & 0xFFFF) << 16)
  1510. | ((sdmode & 0xFFFF) << 0)
  1511. );
  1512. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1513. }
  1514. #endif
  1515. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  1516. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  1517. {
  1518. unsigned int init_value; /* Initialization value */
  1519. #ifdef CONFIG_MEM_INIT_VALUE
  1520. init_value = CONFIG_MEM_INIT_VALUE;
  1521. #else
  1522. init_value = 0xDEADBEEF;
  1523. #endif
  1524. ddr->ddr_data_init = init_value;
  1525. }
  1526. /*
  1527. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1528. * The old controller on the 8540/60 doesn't have this register.
  1529. * Hope it's OK to set it (to 0) anyway.
  1530. */
  1531. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1532. const memctl_options_t *popts)
  1533. {
  1534. unsigned int clk_adjust; /* Clock adjust */
  1535. clk_adjust = popts->clk_adjust;
  1536. ddr->ddr_sdram_clk_cntl = (clk_adjust & 0xF) << 23;
  1537. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1538. }
  1539. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1540. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1541. {
  1542. unsigned int init_addr = 0; /* Initialization address */
  1543. ddr->ddr_init_addr = init_addr;
  1544. }
  1545. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1546. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1547. {
  1548. unsigned int uia = 0; /* Use initialization address */
  1549. unsigned int init_ext_addr = 0; /* Initialization address */
  1550. ddr->ddr_init_ext_addr = (0
  1551. | ((uia & 0x1) << 31)
  1552. | (init_ext_addr & 0xF)
  1553. );
  1554. }
  1555. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1556. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1557. const memctl_options_t *popts)
  1558. {
  1559. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1560. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1561. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1562. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1563. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1564. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1565. if (popts->burst_length == DDR_BL8) {
  1566. /* We set BL/2 for fixed BL8 */
  1567. rrt = 0; /* BL/2 clocks */
  1568. wwt = 0; /* BL/2 clocks */
  1569. } else {
  1570. /* We need to set BL/2 + 2 to BC4 and OTF */
  1571. rrt = 2; /* BL/2 + 2 clocks */
  1572. wwt = 2; /* BL/2 + 2 clocks */
  1573. }
  1574. #endif
  1575. #ifdef CONFIG_SYS_FSL_DDR4
  1576. dll_lock = 2; /* tDLLK = 1024 clocks */
  1577. #elif defined(CONFIG_SYS_FSL_DDR3)
  1578. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1579. #endif
  1580. ddr->timing_cfg_4 = (0
  1581. | ((rwt & 0xf) << 28)
  1582. | ((wrt & 0xf) << 24)
  1583. | ((rrt & 0xf) << 20)
  1584. | ((wwt & 0xf) << 16)
  1585. | (dll_lock & 0x3)
  1586. );
  1587. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1588. }
  1589. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1590. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1591. {
  1592. unsigned int rodt_on = 0; /* Read to ODT on */
  1593. unsigned int rodt_off = 0; /* Read to ODT off */
  1594. unsigned int wodt_on = 0; /* Write to ODT on */
  1595. unsigned int wodt_off = 0; /* Write to ODT off */
  1596. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1597. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1598. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1599. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1600. if (cas_latency >= wr_lat)
  1601. rodt_on = cas_latency - wr_lat + 1;
  1602. rodt_off = 4; /* 4 clocks */
  1603. wodt_on = 1; /* 1 clocks */
  1604. wodt_off = 4; /* 4 clocks */
  1605. #endif
  1606. ddr->timing_cfg_5 = (0
  1607. | ((rodt_on & 0x1f) << 24)
  1608. | ((rodt_off & 0x7) << 20)
  1609. | ((wodt_on & 0x1f) << 12)
  1610. | ((wodt_off & 0x7) << 8)
  1611. );
  1612. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1613. }
  1614. #ifdef CONFIG_SYS_FSL_DDR4
  1615. static void set_timing_cfg_6(fsl_ddr_cfg_regs_t *ddr)
  1616. {
  1617. unsigned int hs_caslat = 0;
  1618. unsigned int hs_wrlat = 0;
  1619. unsigned int hs_wrrec = 0;
  1620. unsigned int hs_clkadj = 0;
  1621. unsigned int hs_wrlvl_start = 0;
  1622. ddr->timing_cfg_6 = (0
  1623. | ((hs_caslat & 0x1f) << 24)
  1624. | ((hs_wrlat & 0x1f) << 19)
  1625. | ((hs_wrrec & 0x1f) << 12)
  1626. | ((hs_clkadj & 0x1f) << 6)
  1627. | ((hs_wrlvl_start & 0x1f) << 0)
  1628. );
  1629. debug("FSLDDR: timing_cfg_6 = 0x%08x\n", ddr->timing_cfg_6);
  1630. }
  1631. static void set_timing_cfg_7(fsl_ddr_cfg_regs_t *ddr,
  1632. const common_timing_params_t *common_dimm)
  1633. {
  1634. unsigned int txpr, tcksre, tcksrx;
  1635. unsigned int cke_rst, cksre, cksrx, par_lat, cs_to_cmd;
  1636. txpr = max(5, picos_to_mclk(common_dimm->trfc1_ps + 10000));
  1637. tcksre = max(5, picos_to_mclk(10000));
  1638. tcksrx = max(5, picos_to_mclk(10000));
  1639. par_lat = 0;
  1640. cs_to_cmd = 0;
  1641. if (txpr <= 200)
  1642. cke_rst = 0;
  1643. else if (txpr <= 256)
  1644. cke_rst = 1;
  1645. else if (txpr <= 512)
  1646. cke_rst = 2;
  1647. else
  1648. cke_rst = 3;
  1649. if (tcksre <= 19)
  1650. cksre = tcksre - 5;
  1651. else
  1652. cksre = 15;
  1653. if (tcksrx <= 19)
  1654. cksrx = tcksrx - 5;
  1655. else
  1656. cksrx = 15;
  1657. ddr->timing_cfg_7 = (0
  1658. | ((cke_rst & 0x3) << 28)
  1659. | ((cksre & 0xf) << 24)
  1660. | ((cksrx & 0xf) << 20)
  1661. | ((par_lat & 0xf) << 16)
  1662. | ((cs_to_cmd & 0xf) << 4)
  1663. );
  1664. debug("FSLDDR: timing_cfg_7 = 0x%08x\n", ddr->timing_cfg_7);
  1665. }
  1666. static void set_timing_cfg_8(fsl_ddr_cfg_regs_t *ddr,
  1667. const memctl_options_t *popts,
  1668. const common_timing_params_t *common_dimm,
  1669. unsigned int cas_latency)
  1670. {
  1671. unsigned int rwt_bg, wrt_bg, rrt_bg, wwt_bg;
  1672. unsigned int acttoact_bg, wrtord_bg, pre_all_rec;
  1673. unsigned int tccdl = picos_to_mclk(common_dimm->tccdl_ps);
  1674. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1675. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1676. rwt_bg = cas_latency + 2 + 4 - wr_lat;
  1677. if (rwt_bg < tccdl)
  1678. rwt_bg = tccdl - rwt_bg;
  1679. else
  1680. rwt_bg = 0;
  1681. wrt_bg = wr_lat + 4 + 1 - cas_latency;
  1682. if (wrt_bg < tccdl)
  1683. wrt_bg = tccdl - wrt_bg;
  1684. else
  1685. wrt_bg = 0;
  1686. if (popts->burst_length == DDR_BL8) {
  1687. rrt_bg = tccdl - 4;
  1688. wwt_bg = tccdl - 4;
  1689. } else {
  1690. rrt_bg = tccdl - 2;
  1691. wwt_bg = tccdl - 4;
  1692. }
  1693. acttoact_bg = picos_to_mclk(common_dimm->trrdl_ps);
  1694. wrtord_bg = max(4, picos_to_mclk(7500));
  1695. if (popts->otf_burst_chop_en)
  1696. wrtord_bg += 2;
  1697. pre_all_rec = 0;
  1698. ddr->timing_cfg_8 = (0
  1699. | ((rwt_bg & 0xf) << 28)
  1700. | ((wrt_bg & 0xf) << 24)
  1701. | ((rrt_bg & 0xf) << 20)
  1702. | ((wwt_bg & 0xf) << 16)
  1703. | ((acttoact_bg & 0xf) << 12)
  1704. | ((wrtord_bg & 0xf) << 8)
  1705. | ((pre_all_rec & 0x1f) << 0)
  1706. );
  1707. debug("FSLDDR: timing_cfg_8 = 0x%08x\n", ddr->timing_cfg_8);
  1708. }
  1709. static void set_timing_cfg_9(fsl_ddr_cfg_regs_t *ddr)
  1710. {
  1711. ddr->timing_cfg_9 = 0;
  1712. debug("FSLDDR: timing_cfg_9 = 0x%08x\n", ddr->timing_cfg_9);
  1713. }
  1714. static void set_ddr_dq_mapping(fsl_ddr_cfg_regs_t *ddr,
  1715. const dimm_params_t *dimm_params)
  1716. {
  1717. ddr->dq_map_0 = ((dimm_params->dq_mapping[0] & 0x3F) << 26) |
  1718. ((dimm_params->dq_mapping[1] & 0x3F) << 20) |
  1719. ((dimm_params->dq_mapping[2] & 0x3F) << 14) |
  1720. ((dimm_params->dq_mapping[3] & 0x3F) << 8) |
  1721. ((dimm_params->dq_mapping[4] & 0x3F) << 2);
  1722. ddr->dq_map_1 = ((dimm_params->dq_mapping[5] & 0x3F) << 26) |
  1723. ((dimm_params->dq_mapping[6] & 0x3F) << 20) |
  1724. ((dimm_params->dq_mapping[7] & 0x3F) << 14) |
  1725. ((dimm_params->dq_mapping[10] & 0x3F) << 8) |
  1726. ((dimm_params->dq_mapping[11] & 0x3F) << 2);
  1727. ddr->dq_map_2 = ((dimm_params->dq_mapping[12] & 0x3F) << 26) |
  1728. ((dimm_params->dq_mapping[13] & 0x3F) << 20) |
  1729. ((dimm_params->dq_mapping[14] & 0x3F) << 14) |
  1730. ((dimm_params->dq_mapping[15] & 0x3F) << 8) |
  1731. ((dimm_params->dq_mapping[16] & 0x3F) << 2);
  1732. ddr->dq_map_3 = ((dimm_params->dq_mapping[17] & 0x3F) << 26) |
  1733. ((dimm_params->dq_mapping[8] & 0x3F) << 20) |
  1734. ((dimm_params->dq_mapping[9] & 0x3F) << 14) |
  1735. dimm_params->dq_mapping_ors;
  1736. debug("FSLDDR: dq_map_0 = 0x%08x\n", ddr->dq_map_0);
  1737. debug("FSLDDR: dq_map_1 = 0x%08x\n", ddr->dq_map_1);
  1738. debug("FSLDDR: dq_map_2 = 0x%08x\n", ddr->dq_map_2);
  1739. debug("FSLDDR: dq_map_3 = 0x%08x\n", ddr->dq_map_3);
  1740. }
  1741. static void set_ddr_sdram_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  1742. const memctl_options_t *popts)
  1743. {
  1744. int rd_pre;
  1745. rd_pre = popts->quad_rank_present ? 1 : 0;
  1746. ddr->ddr_sdram_cfg_3 = (rd_pre & 0x1) << 16;
  1747. debug("FSLDDR: ddr_sdram_cfg_3 = 0x%08x\n", ddr->ddr_sdram_cfg_3);
  1748. }
  1749. #endif /* CONFIG_SYS_FSL_DDR4 */
  1750. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1751. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1752. {
  1753. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1754. /* Normal Operation Full Calibration Time (tZQoper) */
  1755. unsigned int zqoper = 0;
  1756. /* Normal Operation Short Calibration Time (tZQCS) */
  1757. unsigned int zqcs = 0;
  1758. #ifdef CONFIG_SYS_FSL_DDR4
  1759. unsigned int zqcs_init;
  1760. #endif
  1761. if (zq_en) {
  1762. #ifdef CONFIG_SYS_FSL_DDR4
  1763. zqinit = 10; /* 1024 clocks */
  1764. zqoper = 9; /* 512 clocks */
  1765. zqcs = 7; /* 128 clocks */
  1766. zqcs_init = 5; /* 1024 refresh sequences */
  1767. #else
  1768. zqinit = 9; /* 512 clocks */
  1769. zqoper = 8; /* 256 clocks */
  1770. zqcs = 6; /* 64 clocks */
  1771. #endif
  1772. }
  1773. ddr->ddr_zq_cntl = (0
  1774. | ((zq_en & 0x1) << 31)
  1775. | ((zqinit & 0xF) << 24)
  1776. | ((zqoper & 0xF) << 16)
  1777. | ((zqcs & 0xF) << 8)
  1778. #ifdef CONFIG_SYS_FSL_DDR4
  1779. | ((zqcs_init & 0xF) << 0)
  1780. #endif
  1781. );
  1782. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  1783. }
  1784. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  1785. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  1786. const memctl_options_t *popts)
  1787. {
  1788. /*
  1789. * First DQS pulse rising edge after margining mode
  1790. * is programmed (tWL_MRD)
  1791. */
  1792. unsigned int wrlvl_mrd = 0;
  1793. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  1794. unsigned int wrlvl_odten = 0;
  1795. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  1796. unsigned int wrlvl_dqsen = 0;
  1797. /* WRLVL_SMPL: Write leveling sample time */
  1798. unsigned int wrlvl_smpl = 0;
  1799. /* WRLVL_WLR: Write leveling repeition time */
  1800. unsigned int wrlvl_wlr = 0;
  1801. /* WRLVL_START: Write leveling start time */
  1802. unsigned int wrlvl_start = 0;
  1803. /* suggest enable write leveling for DDR3 due to fly-by topology */
  1804. if (wrlvl_en) {
  1805. /* tWL_MRD min = 40 nCK, we set it 64 */
  1806. wrlvl_mrd = 0x6;
  1807. /* tWL_ODTEN 128 */
  1808. wrlvl_odten = 0x7;
  1809. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  1810. wrlvl_dqsen = 0x5;
  1811. /*
  1812. * Write leveling sample time at least need 6 clocks
  1813. * higher than tWLO to allow enough time for progagation
  1814. * delay and sampling the prime data bits.
  1815. */
  1816. wrlvl_smpl = 0xf;
  1817. /*
  1818. * Write leveling repetition time
  1819. * at least tWLO + 6 clocks clocks
  1820. * we set it 64
  1821. */
  1822. wrlvl_wlr = 0x6;
  1823. /*
  1824. * Write leveling start time
  1825. * The value use for the DQS_ADJUST for the first sample
  1826. * when write leveling is enabled. It probably needs to be
  1827. * overriden per platform.
  1828. */
  1829. wrlvl_start = 0x8;
  1830. /*
  1831. * Override the write leveling sample and start time
  1832. * according to specific board
  1833. */
  1834. if (popts->wrlvl_override) {
  1835. wrlvl_smpl = popts->wrlvl_sample;
  1836. wrlvl_start = popts->wrlvl_start;
  1837. }
  1838. }
  1839. ddr->ddr_wrlvl_cntl = (0
  1840. | ((wrlvl_en & 0x1) << 31)
  1841. | ((wrlvl_mrd & 0x7) << 24)
  1842. | ((wrlvl_odten & 0x7) << 20)
  1843. | ((wrlvl_dqsen & 0x7) << 16)
  1844. | ((wrlvl_smpl & 0xf) << 12)
  1845. | ((wrlvl_wlr & 0x7) << 8)
  1846. | ((wrlvl_start & 0x1F) << 0)
  1847. );
  1848. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  1849. ddr->ddr_wrlvl_cntl_2 = popts->wrlvl_ctl_2;
  1850. debug("FSLDDR: wrlvl_cntl_2 = 0x%08x\n", ddr->ddr_wrlvl_cntl_2);
  1851. ddr->ddr_wrlvl_cntl_3 = popts->wrlvl_ctl_3;
  1852. debug("FSLDDR: wrlvl_cntl_3 = 0x%08x\n", ddr->ddr_wrlvl_cntl_3);
  1853. }
  1854. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  1855. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  1856. {
  1857. /* Self Refresh Idle Threshold */
  1858. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  1859. }
  1860. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1861. {
  1862. if (popts->addr_hash) {
  1863. ddr->ddr_eor = 0x40000000; /* address hash enable */
  1864. puts("Address hashing enabled.\n");
  1865. }
  1866. }
  1867. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1868. {
  1869. ddr->ddr_cdr1 = popts->ddr_cdr1;
  1870. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  1871. }
  1872. static void set_ddr_cdr2(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1873. {
  1874. ddr->ddr_cdr2 = popts->ddr_cdr2;
  1875. debug("FSLDDR: ddr_cdr2 = 0x%08x\n", ddr->ddr_cdr2);
  1876. }
  1877. unsigned int
  1878. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  1879. {
  1880. unsigned int res = 0;
  1881. /*
  1882. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  1883. * not set at the same time.
  1884. */
  1885. if (ddr->ddr_sdram_cfg & 0x10000000
  1886. && ddr->ddr_sdram_cfg & 0x00008000) {
  1887. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  1888. " should not be set at the same time.\n");
  1889. res++;
  1890. }
  1891. return res;
  1892. }
  1893. unsigned int
  1894. compute_fsl_memctl_config_regs(const memctl_options_t *popts,
  1895. fsl_ddr_cfg_regs_t *ddr,
  1896. const common_timing_params_t *common_dimm,
  1897. const dimm_params_t *dimm_params,
  1898. unsigned int dbw_cap_adj,
  1899. unsigned int size_only)
  1900. {
  1901. unsigned int i;
  1902. unsigned int cas_latency;
  1903. unsigned int additive_latency;
  1904. unsigned int sr_it;
  1905. unsigned int zq_en;
  1906. unsigned int wrlvl_en;
  1907. unsigned int ip_rev = 0;
  1908. unsigned int unq_mrs_en = 0;
  1909. int cs_en = 1;
  1910. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  1911. if (common_dimm == NULL) {
  1912. printf("Error: subset DIMM params struct null pointer\n");
  1913. return 1;
  1914. }
  1915. /*
  1916. * Process overrides first.
  1917. *
  1918. * FIXME: somehow add dereated caslat to this
  1919. */
  1920. cas_latency = (popts->cas_latency_override)
  1921. ? popts->cas_latency_override_value
  1922. : common_dimm->lowest_common_spd_caslat;
  1923. additive_latency = (popts->additive_latency_override)
  1924. ? popts->additive_latency_override_value
  1925. : common_dimm->additive_latency;
  1926. sr_it = (popts->auto_self_refresh_en)
  1927. ? popts->sr_it
  1928. : 0;
  1929. /* ZQ calibration */
  1930. zq_en = (popts->zq_en) ? 1 : 0;
  1931. /* write leveling */
  1932. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  1933. /* Chip Select Memory Bounds (CSn_BNDS) */
  1934. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1935. unsigned long long ea, sa;
  1936. unsigned int cs_per_dimm
  1937. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  1938. unsigned int dimm_number
  1939. = i / cs_per_dimm;
  1940. unsigned long long rank_density
  1941. = dimm_params[dimm_number].rank_density >> dbw_cap_adj;
  1942. if (dimm_params[dimm_number].n_ranks == 0) {
  1943. debug("Skipping setup of CS%u "
  1944. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  1945. continue;
  1946. }
  1947. if (popts->memctl_interleaving) {
  1948. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1949. case FSL_DDR_CS0_CS1_CS2_CS3:
  1950. break;
  1951. case FSL_DDR_CS0_CS1:
  1952. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1953. if (i > 1)
  1954. cs_en = 0;
  1955. break;
  1956. case FSL_DDR_CS2_CS3:
  1957. default:
  1958. if (i > 0)
  1959. cs_en = 0;
  1960. break;
  1961. }
  1962. sa = common_dimm->base_address;
  1963. ea = sa + common_dimm->total_mem - 1;
  1964. } else if (!popts->memctl_interleaving) {
  1965. /*
  1966. * If memory interleaving between controllers is NOT
  1967. * enabled, the starting address for each memory
  1968. * controller is distinct. However, because rank
  1969. * interleaving is enabled, the starting and ending
  1970. * addresses of the total memory on that memory
  1971. * controller needs to be programmed into its
  1972. * respective CS0_BNDS.
  1973. */
  1974. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1975. case FSL_DDR_CS0_CS1_CS2_CS3:
  1976. sa = common_dimm->base_address;
  1977. ea = sa + common_dimm->total_mem - 1;
  1978. break;
  1979. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1980. if ((i >= 2) && (dimm_number == 0)) {
  1981. sa = dimm_params[dimm_number].base_address +
  1982. 2 * rank_density;
  1983. ea = sa + 2 * rank_density - 1;
  1984. } else {
  1985. sa = dimm_params[dimm_number].base_address;
  1986. ea = sa + 2 * rank_density - 1;
  1987. }
  1988. break;
  1989. case FSL_DDR_CS0_CS1:
  1990. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1991. sa = dimm_params[dimm_number].base_address;
  1992. ea = sa + rank_density - 1;
  1993. if (i != 1)
  1994. sa += (i % cs_per_dimm) * rank_density;
  1995. ea += (i % cs_per_dimm) * rank_density;
  1996. } else {
  1997. sa = 0;
  1998. ea = 0;
  1999. }
  2000. if (i == 0)
  2001. ea += rank_density;
  2002. break;
  2003. case FSL_DDR_CS2_CS3:
  2004. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2005. sa = dimm_params[dimm_number].base_address;
  2006. ea = sa + rank_density - 1;
  2007. if (i != 3)
  2008. sa += (i % cs_per_dimm) * rank_density;
  2009. ea += (i % cs_per_dimm) * rank_density;
  2010. } else {
  2011. sa = 0;
  2012. ea = 0;
  2013. }
  2014. if (i == 2)
  2015. ea += (rank_density >> dbw_cap_adj);
  2016. break;
  2017. default: /* No bank(chip-select) interleaving */
  2018. sa = dimm_params[dimm_number].base_address;
  2019. ea = sa + rank_density - 1;
  2020. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2021. sa += (i % cs_per_dimm) * rank_density;
  2022. ea += (i % cs_per_dimm) * rank_density;
  2023. } else {
  2024. sa = 0;
  2025. ea = 0;
  2026. }
  2027. break;
  2028. }
  2029. }
  2030. sa >>= 24;
  2031. ea >>= 24;
  2032. if (cs_en) {
  2033. ddr->cs[i].bnds = (0
  2034. | ((sa & 0xffff) << 16) /* starting address */
  2035. | ((ea & 0xffff) << 0) /* ending address */
  2036. );
  2037. } else {
  2038. /* setting bnds to 0xffffffff for inactive CS */
  2039. ddr->cs[i].bnds = 0xffffffff;
  2040. }
  2041. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  2042. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  2043. set_csn_config_2(i, ddr);
  2044. }
  2045. /*
  2046. * In the case we only need to compute the ddr sdram size, we only need
  2047. * to set csn registers, so return from here.
  2048. */
  2049. if (size_only)
  2050. return 0;
  2051. set_ddr_eor(ddr, popts);
  2052. #if !defined(CONFIG_SYS_FSL_DDR1)
  2053. set_timing_cfg_0(ddr, popts, dimm_params);
  2054. #endif
  2055. set_timing_cfg_3(ddr, popts, common_dimm, cas_latency,
  2056. additive_latency);
  2057. set_timing_cfg_1(ddr, popts, common_dimm, cas_latency);
  2058. set_timing_cfg_2(ddr, popts, common_dimm,
  2059. cas_latency, additive_latency);
  2060. set_ddr_cdr1(ddr, popts);
  2061. set_ddr_cdr2(ddr, popts);
  2062. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  2063. ip_rev = fsl_ddr_get_version();
  2064. if (ip_rev > 0x40400)
  2065. unq_mrs_en = 1;
  2066. if (ip_rev > 0x40700)
  2067. ddr->debug[18] = popts->cswl_override;
  2068. set_ddr_sdram_cfg_2(ddr, popts, unq_mrs_en);
  2069. set_ddr_sdram_mode(ddr, popts, common_dimm,
  2070. cas_latency, additive_latency, unq_mrs_en);
  2071. set_ddr_sdram_mode_2(ddr, popts, common_dimm, unq_mrs_en);
  2072. #ifdef CONFIG_SYS_FSL_DDR4
  2073. set_ddr_sdram_mode_9(ddr, popts, common_dimm, unq_mrs_en);
  2074. set_ddr_sdram_mode_10(ddr, popts, common_dimm, unq_mrs_en);
  2075. #endif
  2076. set_ddr_sdram_interval(ddr, popts, common_dimm);
  2077. set_ddr_data_init(ddr);
  2078. set_ddr_sdram_clk_cntl(ddr, popts);
  2079. set_ddr_init_addr(ddr);
  2080. set_ddr_init_ext_addr(ddr);
  2081. set_timing_cfg_4(ddr, popts);
  2082. set_timing_cfg_5(ddr, cas_latency);
  2083. #ifdef CONFIG_SYS_FSL_DDR4
  2084. set_ddr_sdram_cfg_3(ddr, popts);
  2085. set_timing_cfg_6(ddr);
  2086. set_timing_cfg_7(ddr, common_dimm);
  2087. set_timing_cfg_8(ddr, popts, common_dimm, cas_latency);
  2088. set_timing_cfg_9(ddr);
  2089. set_ddr_dq_mapping(ddr, dimm_params);
  2090. #endif
  2091. set_ddr_zq_cntl(ddr, zq_en);
  2092. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  2093. set_ddr_sr_cntr(ddr, sr_it);
  2094. set_ddr_sdram_rcw(ddr, popts, common_dimm);
  2095. #ifdef CONFIG_SYS_FSL_DDR_EMU
  2096. /* disble DDR training for emulator */
  2097. ddr->debug[2] = 0x00000400;
  2098. ddr->debug[4] = 0xff800000;
  2099. #endif
  2100. #ifdef CONFIG_SYS_FSL_ERRATUM_A004508
  2101. if ((ip_rev >= 0x40000) && (ip_rev < 0x40400))
  2102. ddr->debug[2] |= 0x00000200; /* set bit 22 */
  2103. #endif
  2104. return check_fsl_memctl_config_regs(ddr);
  2105. }