i2c.h 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172
  1. /*
  2. * (C) Copyright 2004
  3. * Texas Instruments, <www.ti.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef _OMAP24XX_I2C_H_
  24. #define _OMAP24XX_I2C_H_
  25. #define I2C_BASE1 0x48070000
  26. #define I2C_BASE2 0x48072000 /* nothing hooked up on h4 */
  27. #define I2C_DEFAULT_BASE I2C_BASE1
  28. struct i2c {
  29. unsigned short rev; /* 0x00 */
  30. unsigned short res1;
  31. unsigned short ie; /* 0x04 */
  32. unsigned short res2;
  33. unsigned short stat; /* 0x08 */
  34. unsigned short res3;
  35. unsigned short iv; /* 0x0C */
  36. unsigned short res4[3];
  37. unsigned short buf; /* 0x14 */
  38. unsigned short res5;
  39. unsigned short cnt; /* 0x18 */
  40. unsigned short res6;
  41. unsigned short data; /* 0x1C */
  42. unsigned short res7;
  43. unsigned short sysc; /* 0x20 */
  44. unsigned short res8;
  45. unsigned short con; /* 0x24 */
  46. unsigned short res9;
  47. unsigned short oa; /* 0x28 */
  48. unsigned short res10;
  49. unsigned short sa; /* 0x2C */
  50. unsigned short res11;
  51. unsigned short psc; /* 0x30 */
  52. unsigned short res12;
  53. unsigned short scll; /* 0x34 */
  54. unsigned short res13;
  55. unsigned short sclh; /* 0x38 */
  56. unsigned short res14;
  57. unsigned short systest; /* 0x3c */
  58. unsigned short res15;
  59. };
  60. #define I2C_BUS_MAX 2
  61. /* I2C masks */
  62. /* I2C Interrupt Enable Register (I2C_IE): */
  63. #define I2C_IE_GC_IE (1 << 5)
  64. #define I2C_IE_XRDY_IE (1 << 4) /* Transmit data ready interrupt enable */
  65. #define I2C_IE_RRDY_IE (1 << 3) /* Receive data ready interrupt enable */
  66. #define I2C_IE_ARDY_IE (1 << 2) /* Register access ready interrupt enable */
  67. #define I2C_IE_NACK_IE (1 << 1) /* No acknowledgment interrupt enable */
  68. #define I2C_IE_AL_IE (1 << 0) /* Arbitration lost interrupt enable */
  69. /* I2C Status Register (I2C_STAT): */
  70. #define I2C_STAT_SBD (1 << 15) /* Single byte data */
  71. #define I2C_STAT_BB (1 << 12) /* Bus busy */
  72. #define I2C_STAT_ROVR (1 << 11) /* Receive overrun */
  73. #define I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
  74. #define I2C_STAT_AAS (1 << 9) /* Address as slave */
  75. #define I2C_STAT_GC (1 << 5)
  76. #define I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
  77. #define I2C_STAT_RRDY (1 << 3) /* Receive data ready */
  78. #define I2C_STAT_ARDY (1 << 2) /* Register access ready */
  79. #define I2C_STAT_NACK (1 << 1) /* No acknowledgment interrupt enable */
  80. #define I2C_STAT_AL (1 << 0) /* Arbitration lost interrupt enable */
  81. /* I2C Interrupt Code Register (I2C_INTCODE): */
  82. #define I2C_INTCODE_MASK 7
  83. #define I2C_INTCODE_NONE 0
  84. #define I2C_INTCODE_AL 1 /* Arbitration lost */
  85. #define I2C_INTCODE_NAK 2 /* No acknowledgement/general call */
  86. #define I2C_INTCODE_ARDY 3 /* Register access ready */
  87. #define I2C_INTCODE_RRDY 4 /* Rcv data ready */
  88. #define I2C_INTCODE_XRDY 5 /* Xmit data ready */
  89. /* I2C Buffer Configuration Register (I2C_BUF): */
  90. #define I2C_BUF_RDMA_EN (1 << 15) /* Receive DMA channel enable */
  91. #define I2C_BUF_XDMA_EN (1 << 7) /* Transmit DMA channel enable */
  92. /* I2C Configuration Register (I2C_CON): */
  93. #define I2C_CON_EN (1 << 15) /* I2C module enable */
  94. #define I2C_CON_BE (1 << 14) /* Big endian mode */
  95. #define I2C_CON_STB (1 << 11) /* Start byte mode (master mode only) */
  96. #define I2C_CON_MST (1 << 10) /* Master/slave mode */
  97. #define I2C_CON_TRX (1 << 9) /* Transmitter/receiver mode (master mode only) */
  98. #define I2C_CON_XA (1 << 8) /* Expand address */
  99. #define I2C_CON_STP (1 << 1) /* Stop condition (master mode only) */
  100. #define I2C_CON_STT (1 << 0) /* Start condition (master mode only) */
  101. /* I2C System Test Register (I2C_SYSTEST): */
  102. #define I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
  103. #define I2C_SYSTEST_FREE (1 << 14) /* Free running mode (on breakpoint) */
  104. #define I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
  105. #define I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
  106. #define I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense input value */
  107. #define I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive output value */
  108. #define I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense input value */
  109. #define I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive output value */
  110. /* These values were copied from omap3, include/asm-arm/arch-omap3/i2c.h. */
  111. #define OMAP_I2C_STANDARD 100000
  112. #define OMAP_I2C_FAST_MODE 400000
  113. #define OMAP_I2C_HIGH_SPEED 3400000
  114. #define SYSTEM_CLOCK_12 12000000
  115. #define SYSTEM_CLOCK_13 13000000
  116. #define SYSTEM_CLOCK_192 19200000
  117. #define SYSTEM_CLOCK_96 96000000
  118. #ifndef I2C_IP_CLK
  119. #define I2C_IP_CLK SYSTEM_CLOCK_96
  120. #endif
  121. #ifndef I2C_INTERNAL_SAMPLING_CLK
  122. #define I2C_INTERNAL_SAMPLING_CLK 19200000
  123. #endif
  124. /* These are the trim values for standard and fast speed */
  125. #ifndef I2C_FASTSPEED_SCLL_TRIM
  126. #define I2C_FASTSPEED_SCLL_TRIM 6
  127. #endif
  128. #ifndef I2C_FASTSPEED_SCLH_TRIM
  129. #define I2C_FASTSPEED_SCLH_TRIM 6
  130. #endif
  131. /* These are the trim values for high speed */
  132. #ifndef I2C_HIGHSPEED_PHASE_ONE_SCLL_TRIM
  133. #define I2C_HIGHSPEED_PHASE_ONE_SCLL_TRIM I2C_FASTSPEED_SCLL_TRIM
  134. #endif
  135. #ifndef I2C_HIGHSPEED_PHASE_ONE_SCLH_TRIM
  136. #define I2C_HIGHSPEED_PHASE_ONE_SCLH_TRIM I2C_FASTSPEED_SCLH_TRIM
  137. #endif
  138. #ifndef I2C_HIGHSPEED_PHASE_TWO_SCLL_TRIM
  139. #define I2C_HIGHSPEED_PHASE_TWO_SCLL_TRIM I2C_FASTSPEED_SCLL_TRIM
  140. #endif
  141. #ifndef I2C_HIGHSPEED_PHASE_TWO_SCLH_TRIM
  142. #define I2C_HIGHSPEED_PHASE_TWO_SCLH_TRIM I2C_FASTSPEED_SCLH_TRIM
  143. #endif
  144. #define I2C_PSC_MAX 0x0f
  145. #define I2C_PSC_MIN 0x00
  146. #endif