designware.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851
  1. /*
  2. * (C) Copyright 2010
  3. * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /*
  8. * Designware ethernet IP driver for U-Boot
  9. */
  10. #include <common.h>
  11. #include <clk.h>
  12. #include <dm.h>
  13. #include <errno.h>
  14. #include <miiphy.h>
  15. #include <malloc.h>
  16. #include <pci.h>
  17. #include <linux/compiler.h>
  18. #include <linux/err.h>
  19. #include <linux/kernel.h>
  20. #include <asm/io.h>
  21. #include <power/regulator.h>
  22. #include "designware.h"
  23. DECLARE_GLOBAL_DATA_PTR;
  24. static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
  25. {
  26. #ifdef CONFIG_DM_ETH
  27. struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
  28. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  29. #else
  30. struct eth_mac_regs *mac_p = bus->priv;
  31. #endif
  32. ulong start;
  33. u16 miiaddr;
  34. int timeout = CONFIG_MDIO_TIMEOUT;
  35. miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
  36. ((reg << MIIREGSHIFT) & MII_REGMSK);
  37. writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
  38. start = get_timer(0);
  39. while (get_timer(start) < timeout) {
  40. if (!(readl(&mac_p->miiaddr) & MII_BUSY))
  41. return readl(&mac_p->miidata);
  42. udelay(10);
  43. };
  44. return -ETIMEDOUT;
  45. }
  46. static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
  47. u16 val)
  48. {
  49. #ifdef CONFIG_DM_ETH
  50. struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
  51. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  52. #else
  53. struct eth_mac_regs *mac_p = bus->priv;
  54. #endif
  55. ulong start;
  56. u16 miiaddr;
  57. int ret = -ETIMEDOUT, timeout = CONFIG_MDIO_TIMEOUT;
  58. writel(val, &mac_p->miidata);
  59. miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
  60. ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE;
  61. writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
  62. start = get_timer(0);
  63. while (get_timer(start) < timeout) {
  64. if (!(readl(&mac_p->miiaddr) & MII_BUSY)) {
  65. ret = 0;
  66. break;
  67. }
  68. udelay(10);
  69. };
  70. return ret;
  71. }
  72. #if defined(CONFIG_DM_ETH) && defined(CONFIG_DM_GPIO)
  73. static int dw_mdio_reset(struct mii_dev *bus)
  74. {
  75. struct udevice *dev = bus->priv;
  76. struct dw_eth_dev *priv = dev_get_priv(dev);
  77. struct dw_eth_pdata *pdata = dev_get_platdata(dev);
  78. int ret;
  79. if (!dm_gpio_is_valid(&priv->reset_gpio))
  80. return 0;
  81. /* reset the phy */
  82. ret = dm_gpio_set_value(&priv->reset_gpio, 0);
  83. if (ret)
  84. return ret;
  85. udelay(pdata->reset_delays[0]);
  86. ret = dm_gpio_set_value(&priv->reset_gpio, 1);
  87. if (ret)
  88. return ret;
  89. udelay(pdata->reset_delays[1]);
  90. ret = dm_gpio_set_value(&priv->reset_gpio, 0);
  91. if (ret)
  92. return ret;
  93. udelay(pdata->reset_delays[2]);
  94. return 0;
  95. }
  96. #endif
  97. static int dw_mdio_init(const char *name, void *priv)
  98. {
  99. struct mii_dev *bus = mdio_alloc();
  100. if (!bus) {
  101. printf("Failed to allocate MDIO bus\n");
  102. return -ENOMEM;
  103. }
  104. bus->read = dw_mdio_read;
  105. bus->write = dw_mdio_write;
  106. snprintf(bus->name, sizeof(bus->name), "%s", name);
  107. #if defined(CONFIG_DM_ETH) && defined(CONFIG_DM_GPIO)
  108. bus->reset = dw_mdio_reset;
  109. #endif
  110. bus->priv = priv;
  111. return mdio_register(bus);
  112. }
  113. static void tx_descs_init(struct dw_eth_dev *priv)
  114. {
  115. struct eth_dma_regs *dma_p = priv->dma_regs_p;
  116. struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0];
  117. char *txbuffs = &priv->txbuffs[0];
  118. struct dmamacdescr *desc_p;
  119. u32 idx;
  120. for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) {
  121. desc_p = &desc_table_p[idx];
  122. desc_p->dmamac_addr = (ulong)&txbuffs[idx * CONFIG_ETH_BUFSIZE];
  123. desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1];
  124. #if defined(CONFIG_DW_ALTDESCRIPTOR)
  125. desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST |
  126. DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS |
  127. DESC_TXSTS_TXCHECKINSCTRL |
  128. DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS);
  129. desc_p->txrx_status |= DESC_TXSTS_TXCHAIN;
  130. desc_p->dmamac_cntl = 0;
  131. desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA);
  132. #else
  133. desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN;
  134. desc_p->txrx_status = 0;
  135. #endif
  136. }
  137. /* Correcting the last pointer of the chain */
  138. desc_p->dmamac_next = (ulong)&desc_table_p[0];
  139. /* Flush all Tx buffer descriptors at once */
  140. flush_dcache_range((ulong)priv->tx_mac_descrtable,
  141. (ulong)priv->tx_mac_descrtable +
  142. sizeof(priv->tx_mac_descrtable));
  143. writel((ulong)&desc_table_p[0], &dma_p->txdesclistaddr);
  144. priv->tx_currdescnum = 0;
  145. }
  146. static void rx_descs_init(struct dw_eth_dev *priv)
  147. {
  148. struct eth_dma_regs *dma_p = priv->dma_regs_p;
  149. struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0];
  150. char *rxbuffs = &priv->rxbuffs[0];
  151. struct dmamacdescr *desc_p;
  152. u32 idx;
  153. /* Before passing buffers to GMAC we need to make sure zeros
  154. * written there right after "priv" structure allocation were
  155. * flushed into RAM.
  156. * Otherwise there's a chance to get some of them flushed in RAM when
  157. * GMAC is already pushing data to RAM via DMA. This way incoming from
  158. * GMAC data will be corrupted. */
  159. flush_dcache_range((ulong)rxbuffs, (ulong)rxbuffs + RX_TOTAL_BUFSIZE);
  160. for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) {
  161. desc_p = &desc_table_p[idx];
  162. desc_p->dmamac_addr = (ulong)&rxbuffs[idx * CONFIG_ETH_BUFSIZE];
  163. desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1];
  164. desc_p->dmamac_cntl =
  165. (MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) |
  166. DESC_RXCTRL_RXCHAIN;
  167. desc_p->txrx_status = DESC_RXSTS_OWNBYDMA;
  168. }
  169. /* Correcting the last pointer of the chain */
  170. desc_p->dmamac_next = (ulong)&desc_table_p[0];
  171. /* Flush all Rx buffer descriptors at once */
  172. flush_dcache_range((ulong)priv->rx_mac_descrtable,
  173. (ulong)priv->rx_mac_descrtable +
  174. sizeof(priv->rx_mac_descrtable));
  175. writel((ulong)&desc_table_p[0], &dma_p->rxdesclistaddr);
  176. priv->rx_currdescnum = 0;
  177. }
  178. static int _dw_write_hwaddr(struct dw_eth_dev *priv, u8 *mac_id)
  179. {
  180. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  181. u32 macid_lo, macid_hi;
  182. macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
  183. (mac_id[3] << 24);
  184. macid_hi = mac_id[4] + (mac_id[5] << 8);
  185. writel(macid_hi, &mac_p->macaddr0hi);
  186. writel(macid_lo, &mac_p->macaddr0lo);
  187. return 0;
  188. }
  189. static int dw_adjust_link(struct dw_eth_dev *priv, struct eth_mac_regs *mac_p,
  190. struct phy_device *phydev)
  191. {
  192. u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN;
  193. if (!phydev->link) {
  194. printf("%s: No link.\n", phydev->dev->name);
  195. return 0;
  196. }
  197. if (phydev->speed != 1000)
  198. conf |= MII_PORTSELECT;
  199. else
  200. conf &= ~MII_PORTSELECT;
  201. if (phydev->speed == 100)
  202. conf |= FES_100;
  203. if (phydev->duplex)
  204. conf |= FULLDPLXMODE;
  205. writel(conf, &mac_p->conf);
  206. printf("Speed: %d, %s duplex%s\n", phydev->speed,
  207. (phydev->duplex) ? "full" : "half",
  208. (phydev->port == PORT_FIBRE) ? ", fiber mode" : "");
  209. return 0;
  210. }
  211. static void _dw_eth_halt(struct dw_eth_dev *priv)
  212. {
  213. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  214. struct eth_dma_regs *dma_p = priv->dma_regs_p;
  215. writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf);
  216. writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode);
  217. phy_shutdown(priv->phydev);
  218. }
  219. int designware_eth_init(struct dw_eth_dev *priv, u8 *enetaddr)
  220. {
  221. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  222. struct eth_dma_regs *dma_p = priv->dma_regs_p;
  223. unsigned int start;
  224. int ret;
  225. writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode);
  226. start = get_timer(0);
  227. while (readl(&dma_p->busmode) & DMAMAC_SRST) {
  228. if (get_timer(start) >= CONFIG_MACRESET_TIMEOUT) {
  229. printf("DMA reset timeout\n");
  230. return -ETIMEDOUT;
  231. }
  232. mdelay(100);
  233. };
  234. /*
  235. * Soft reset above clears HW address registers.
  236. * So we have to set it here once again.
  237. */
  238. _dw_write_hwaddr(priv, enetaddr);
  239. rx_descs_init(priv);
  240. tx_descs_init(priv);
  241. writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode);
  242. #ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE
  243. writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD,
  244. &dma_p->opmode);
  245. #else
  246. writel(readl(&dma_p->opmode) | FLUSHTXFIFO,
  247. &dma_p->opmode);
  248. #endif
  249. writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode);
  250. #ifdef CONFIG_DW_AXI_BURST_LEN
  251. writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus);
  252. #endif
  253. /* Start up the PHY */
  254. ret = phy_startup(priv->phydev);
  255. if (ret) {
  256. printf("Could not initialize PHY %s\n",
  257. priv->phydev->dev->name);
  258. return ret;
  259. }
  260. ret = dw_adjust_link(priv, mac_p, priv->phydev);
  261. if (ret)
  262. return ret;
  263. return 0;
  264. }
  265. int designware_eth_enable(struct dw_eth_dev *priv)
  266. {
  267. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  268. if (!priv->phydev->link)
  269. return -EIO;
  270. writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf);
  271. return 0;
  272. }
  273. #define ETH_ZLEN 60
  274. static int _dw_eth_send(struct dw_eth_dev *priv, void *packet, int length)
  275. {
  276. struct eth_dma_regs *dma_p = priv->dma_regs_p;
  277. u32 desc_num = priv->tx_currdescnum;
  278. struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num];
  279. ulong desc_start = (ulong)desc_p;
  280. ulong desc_end = desc_start +
  281. roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
  282. ulong data_start = desc_p->dmamac_addr;
  283. ulong data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
  284. /*
  285. * Strictly we only need to invalidate the "txrx_status" field
  286. * for the following check, but on some platforms we cannot
  287. * invalidate only 4 bytes, so we flush the entire descriptor,
  288. * which is 16 bytes in total. This is safe because the
  289. * individual descriptors in the array are each aligned to
  290. * ARCH_DMA_MINALIGN and padded appropriately.
  291. */
  292. invalidate_dcache_range(desc_start, desc_end);
  293. /* Check if the descriptor is owned by CPU */
  294. if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) {
  295. printf("CPU not owner of tx frame\n");
  296. return -EPERM;
  297. }
  298. length = max(length, ETH_ZLEN);
  299. memcpy((void *)data_start, packet, length);
  300. /* Flush data to be sent */
  301. flush_dcache_range(data_start, data_end);
  302. #if defined(CONFIG_DW_ALTDESCRIPTOR)
  303. desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST;
  304. desc_p->dmamac_cntl |= (length << DESC_TXCTRL_SIZE1SHFT) &
  305. DESC_TXCTRL_SIZE1MASK;
  306. desc_p->txrx_status &= ~(DESC_TXSTS_MSK);
  307. desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA;
  308. #else
  309. desc_p->dmamac_cntl |= ((length << DESC_TXCTRL_SIZE1SHFT) &
  310. DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST |
  311. DESC_TXCTRL_TXFIRST;
  312. desc_p->txrx_status = DESC_TXSTS_OWNBYDMA;
  313. #endif
  314. /* Flush modified buffer descriptor */
  315. flush_dcache_range(desc_start, desc_end);
  316. /* Test the wrap-around condition. */
  317. if (++desc_num >= CONFIG_TX_DESCR_NUM)
  318. desc_num = 0;
  319. priv->tx_currdescnum = desc_num;
  320. /* Start the transmission */
  321. writel(POLL_DATA, &dma_p->txpolldemand);
  322. return 0;
  323. }
  324. static int _dw_eth_recv(struct dw_eth_dev *priv, uchar **packetp)
  325. {
  326. u32 status, desc_num = priv->rx_currdescnum;
  327. struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
  328. int length = -EAGAIN;
  329. ulong desc_start = (ulong)desc_p;
  330. ulong desc_end = desc_start +
  331. roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
  332. ulong data_start = desc_p->dmamac_addr;
  333. ulong data_end;
  334. /* Invalidate entire buffer descriptor */
  335. invalidate_dcache_range(desc_start, desc_end);
  336. status = desc_p->txrx_status;
  337. /* Check if the owner is the CPU */
  338. if (!(status & DESC_RXSTS_OWNBYDMA)) {
  339. length = (status & DESC_RXSTS_FRMLENMSK) >>
  340. DESC_RXSTS_FRMLENSHFT;
  341. /* Invalidate received data */
  342. data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
  343. invalidate_dcache_range(data_start, data_end);
  344. *packetp = (uchar *)(ulong)desc_p->dmamac_addr;
  345. }
  346. return length;
  347. }
  348. static int _dw_free_pkt(struct dw_eth_dev *priv)
  349. {
  350. u32 desc_num = priv->rx_currdescnum;
  351. struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
  352. ulong desc_start = (ulong)desc_p;
  353. ulong desc_end = desc_start +
  354. roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
  355. /*
  356. * Make the current descriptor valid again and go to
  357. * the next one
  358. */
  359. desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA;
  360. /* Flush only status field - others weren't changed */
  361. flush_dcache_range(desc_start, desc_end);
  362. /* Test the wrap-around condition. */
  363. if (++desc_num >= CONFIG_RX_DESCR_NUM)
  364. desc_num = 0;
  365. priv->rx_currdescnum = desc_num;
  366. return 0;
  367. }
  368. static int dw_phy_init(struct dw_eth_dev *priv, void *dev)
  369. {
  370. struct phy_device *phydev;
  371. int mask = 0xffffffff, ret;
  372. #ifdef CONFIG_PHY_ADDR
  373. mask = 1 << CONFIG_PHY_ADDR;
  374. #endif
  375. phydev = phy_find_by_mask(priv->bus, mask, priv->interface);
  376. if (!phydev)
  377. return -ENODEV;
  378. phy_connect_dev(phydev, dev);
  379. phydev->supported &= PHY_GBIT_FEATURES;
  380. if (priv->max_speed) {
  381. ret = phy_set_supported(phydev, priv->max_speed);
  382. if (ret)
  383. return ret;
  384. }
  385. phydev->advertising = phydev->supported;
  386. priv->phydev = phydev;
  387. phy_config(phydev);
  388. return 0;
  389. }
  390. #ifndef CONFIG_DM_ETH
  391. static int dw_eth_init(struct eth_device *dev, bd_t *bis)
  392. {
  393. int ret;
  394. ret = designware_eth_init(dev->priv, dev->enetaddr);
  395. if (!ret)
  396. ret = designware_eth_enable(dev->priv);
  397. return ret;
  398. }
  399. static int dw_eth_send(struct eth_device *dev, void *packet, int length)
  400. {
  401. return _dw_eth_send(dev->priv, packet, length);
  402. }
  403. static int dw_eth_recv(struct eth_device *dev)
  404. {
  405. uchar *packet;
  406. int length;
  407. length = _dw_eth_recv(dev->priv, &packet);
  408. if (length == -EAGAIN)
  409. return 0;
  410. net_process_received_packet(packet, length);
  411. _dw_free_pkt(dev->priv);
  412. return 0;
  413. }
  414. static void dw_eth_halt(struct eth_device *dev)
  415. {
  416. return _dw_eth_halt(dev->priv);
  417. }
  418. static int dw_write_hwaddr(struct eth_device *dev)
  419. {
  420. return _dw_write_hwaddr(dev->priv, dev->enetaddr);
  421. }
  422. int designware_initialize(ulong base_addr, u32 interface)
  423. {
  424. struct eth_device *dev;
  425. struct dw_eth_dev *priv;
  426. dev = (struct eth_device *) malloc(sizeof(struct eth_device));
  427. if (!dev)
  428. return -ENOMEM;
  429. /*
  430. * Since the priv structure contains the descriptors which need a strict
  431. * buswidth alignment, memalign is used to allocate memory
  432. */
  433. priv = (struct dw_eth_dev *) memalign(ARCH_DMA_MINALIGN,
  434. sizeof(struct dw_eth_dev));
  435. if (!priv) {
  436. free(dev);
  437. return -ENOMEM;
  438. }
  439. if ((phys_addr_t)priv + sizeof(*priv) > (1ULL << 32)) {
  440. printf("designware: buffers are outside DMA memory\n");
  441. return -EINVAL;
  442. }
  443. memset(dev, 0, sizeof(struct eth_device));
  444. memset(priv, 0, sizeof(struct dw_eth_dev));
  445. sprintf(dev->name, "dwmac.%lx", base_addr);
  446. dev->iobase = (int)base_addr;
  447. dev->priv = priv;
  448. priv->dev = dev;
  449. priv->mac_regs_p = (struct eth_mac_regs *)base_addr;
  450. priv->dma_regs_p = (struct eth_dma_regs *)(base_addr +
  451. DW_DMA_BASE_OFFSET);
  452. dev->init = dw_eth_init;
  453. dev->send = dw_eth_send;
  454. dev->recv = dw_eth_recv;
  455. dev->halt = dw_eth_halt;
  456. dev->write_hwaddr = dw_write_hwaddr;
  457. eth_register(dev);
  458. priv->interface = interface;
  459. dw_mdio_init(dev->name, priv->mac_regs_p);
  460. priv->bus = miiphy_get_dev_by_name(dev->name);
  461. return dw_phy_init(priv, dev);
  462. }
  463. #endif
  464. #ifdef CONFIG_DM_ETH
  465. static int designware_eth_start(struct udevice *dev)
  466. {
  467. struct eth_pdata *pdata = dev_get_platdata(dev);
  468. struct dw_eth_dev *priv = dev_get_priv(dev);
  469. int ret;
  470. ret = designware_eth_init(priv, pdata->enetaddr);
  471. if (ret)
  472. return ret;
  473. ret = designware_eth_enable(priv);
  474. if (ret)
  475. return ret;
  476. return 0;
  477. }
  478. int designware_eth_send(struct udevice *dev, void *packet, int length)
  479. {
  480. struct dw_eth_dev *priv = dev_get_priv(dev);
  481. return _dw_eth_send(priv, packet, length);
  482. }
  483. int designware_eth_recv(struct udevice *dev, int flags, uchar **packetp)
  484. {
  485. struct dw_eth_dev *priv = dev_get_priv(dev);
  486. return _dw_eth_recv(priv, packetp);
  487. }
  488. int designware_eth_free_pkt(struct udevice *dev, uchar *packet, int length)
  489. {
  490. struct dw_eth_dev *priv = dev_get_priv(dev);
  491. return _dw_free_pkt(priv);
  492. }
  493. void designware_eth_stop(struct udevice *dev)
  494. {
  495. struct dw_eth_dev *priv = dev_get_priv(dev);
  496. return _dw_eth_halt(priv);
  497. }
  498. int designware_eth_write_hwaddr(struct udevice *dev)
  499. {
  500. struct eth_pdata *pdata = dev_get_platdata(dev);
  501. struct dw_eth_dev *priv = dev_get_priv(dev);
  502. return _dw_write_hwaddr(priv, pdata->enetaddr);
  503. }
  504. static int designware_eth_bind(struct udevice *dev)
  505. {
  506. #ifdef CONFIG_DM_PCI
  507. static int num_cards;
  508. char name[20];
  509. /* Create a unique device name for PCI type devices */
  510. if (device_is_on_pci_bus(dev)) {
  511. sprintf(name, "eth_designware#%u", num_cards++);
  512. device_set_name(dev, name);
  513. }
  514. #endif
  515. return 0;
  516. }
  517. int designware_eth_probe(struct udevice *dev)
  518. {
  519. struct eth_pdata *pdata = dev_get_platdata(dev);
  520. struct dw_eth_dev *priv = dev_get_priv(dev);
  521. u32 iobase = pdata->iobase;
  522. ulong ioaddr;
  523. int ret;
  524. #ifdef CONFIG_CLK
  525. int i, err, clock_nb;
  526. priv->clock_count = 0;
  527. clock_nb = dev_count_phandle_with_args(dev, "clocks", "#clock-cells");
  528. if (clock_nb > 0) {
  529. priv->clocks = devm_kcalloc(dev, clock_nb, sizeof(struct clk),
  530. GFP_KERNEL);
  531. if (!priv->clocks)
  532. return -ENOMEM;
  533. for (i = 0; i < clock_nb; i++) {
  534. err = clk_get_by_index(dev, i, &priv->clocks[i]);
  535. if (err < 0)
  536. break;
  537. err = clk_enable(&priv->clocks[i]);
  538. if (err) {
  539. pr_err("failed to enable clock %d\n", i);
  540. clk_free(&priv->clocks[i]);
  541. goto clk_err;
  542. }
  543. priv->clock_count++;
  544. }
  545. } else if (clock_nb != -ENOENT) {
  546. pr_err("failed to get clock phandle(%d)\n", clock_nb);
  547. return clock_nb;
  548. }
  549. #endif
  550. #if defined(CONFIG_DM_REGULATOR)
  551. struct udevice *phy_supply;
  552. ret = device_get_supply_regulator(dev, "phy-supply",
  553. &phy_supply);
  554. if (ret) {
  555. debug("%s: No phy supply\n", dev->name);
  556. } else {
  557. ret = regulator_set_enable(phy_supply, true);
  558. if (ret) {
  559. puts("Error enabling phy supply\n");
  560. return ret;
  561. }
  562. }
  563. #endif
  564. #ifdef CONFIG_DM_PCI
  565. /*
  566. * If we are on PCI bus, either directly attached to a PCI root port,
  567. * or via a PCI bridge, fill in platdata before we probe the hardware.
  568. */
  569. if (device_is_on_pci_bus(dev)) {
  570. dm_pci_read_config32(dev, PCI_BASE_ADDRESS_0, &iobase);
  571. iobase &= PCI_BASE_ADDRESS_MEM_MASK;
  572. iobase = dm_pci_mem_to_phys(dev, iobase);
  573. pdata->iobase = iobase;
  574. pdata->phy_interface = PHY_INTERFACE_MODE_RMII;
  575. }
  576. #endif
  577. debug("%s, iobase=%x, priv=%p\n", __func__, iobase, priv);
  578. ioaddr = iobase;
  579. priv->mac_regs_p = (struct eth_mac_regs *)ioaddr;
  580. priv->dma_regs_p = (struct eth_dma_regs *)(ioaddr + DW_DMA_BASE_OFFSET);
  581. priv->interface = pdata->phy_interface;
  582. priv->max_speed = pdata->max_speed;
  583. dw_mdio_init(dev->name, dev);
  584. priv->bus = miiphy_get_dev_by_name(dev->name);
  585. ret = dw_phy_init(priv, dev);
  586. debug("%s, ret=%d\n", __func__, ret);
  587. return ret;
  588. #ifdef CONFIG_CLK
  589. clk_err:
  590. ret = clk_release_all(priv->clocks, priv->clock_count);
  591. if (ret)
  592. pr_err("failed to disable all clocks\n");
  593. return err;
  594. #endif
  595. }
  596. static int designware_eth_remove(struct udevice *dev)
  597. {
  598. struct dw_eth_dev *priv = dev_get_priv(dev);
  599. free(priv->phydev);
  600. mdio_unregister(priv->bus);
  601. mdio_free(priv->bus);
  602. #ifdef CONFIG_CLK
  603. return clk_release_all(priv->clocks, priv->clock_count);
  604. #else
  605. return 0;
  606. #endif
  607. }
  608. const struct eth_ops designware_eth_ops = {
  609. .start = designware_eth_start,
  610. .send = designware_eth_send,
  611. .recv = designware_eth_recv,
  612. .free_pkt = designware_eth_free_pkt,
  613. .stop = designware_eth_stop,
  614. .write_hwaddr = designware_eth_write_hwaddr,
  615. };
  616. int designware_eth_ofdata_to_platdata(struct udevice *dev)
  617. {
  618. struct dw_eth_pdata *dw_pdata = dev_get_platdata(dev);
  619. #ifdef CONFIG_DM_GPIO
  620. struct dw_eth_dev *priv = dev_get_priv(dev);
  621. #endif
  622. struct eth_pdata *pdata = &dw_pdata->eth_pdata;
  623. const char *phy_mode;
  624. #ifdef CONFIG_DM_GPIO
  625. int reset_flags = GPIOD_IS_OUT;
  626. #endif
  627. int ret = 0;
  628. pdata->iobase = dev_read_addr(dev);
  629. pdata->phy_interface = -1;
  630. phy_mode = dev_read_string(dev, "phy-mode");
  631. if (phy_mode)
  632. pdata->phy_interface = phy_get_interface_by_name(phy_mode);
  633. if (pdata->phy_interface == -1) {
  634. debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
  635. return -EINVAL;
  636. }
  637. pdata->max_speed = dev_read_u32_default(dev, "max-speed", 0);
  638. #ifdef CONFIG_DM_GPIO
  639. if (dev_read_bool(dev, "snps,reset-active-low"))
  640. reset_flags |= GPIOD_ACTIVE_LOW;
  641. ret = gpio_request_by_name(dev, "snps,reset-gpio", 0,
  642. &priv->reset_gpio, reset_flags);
  643. if (ret == 0) {
  644. ret = dev_read_u32_array(dev, "snps,reset-delays-us",
  645. dw_pdata->reset_delays, 3);
  646. } else if (ret == -ENOENT) {
  647. ret = 0;
  648. }
  649. #endif
  650. return ret;
  651. }
  652. static const struct udevice_id designware_eth_ids[] = {
  653. { .compatible = "allwinner,sun7i-a20-gmac" },
  654. { .compatible = "altr,socfpga-stmmac" },
  655. { .compatible = "amlogic,meson6-dwmac" },
  656. { .compatible = "amlogic,meson-gx-dwmac" },
  657. { .compatible = "st,stm32-dwmac" },
  658. { }
  659. };
  660. U_BOOT_DRIVER(eth_designware) = {
  661. .name = "eth_designware",
  662. .id = UCLASS_ETH,
  663. .of_match = designware_eth_ids,
  664. .ofdata_to_platdata = designware_eth_ofdata_to_platdata,
  665. .bind = designware_eth_bind,
  666. .probe = designware_eth_probe,
  667. .remove = designware_eth_remove,
  668. .ops = &designware_eth_ops,
  669. .priv_auto_alloc_size = sizeof(struct dw_eth_dev),
  670. .platdata_auto_alloc_size = sizeof(struct dw_eth_pdata),
  671. .flags = DM_FLAG_ALLOC_PRIV_DMA,
  672. };
  673. static struct pci_device_id supported[] = {
  674. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_EMAC) },
  675. { }
  676. };
  677. U_BOOT_PCI_DEVICE(eth_designware, supported);
  678. #endif