ti_qspi.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311
  1. /*
  2. * TI QSPI driver
  3. *
  4. * Copyright (C) 2013, Texas Instruments, Incorporated
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/arch/omap.h>
  11. #include <malloc.h>
  12. #include <spi.h>
  13. /* ti qpsi register bit masks */
  14. #define QSPI_TIMEOUT 2000000
  15. #define QSPI_FCLK 192000000
  16. /* clock control */
  17. #define QSPI_CLK_EN (1 << 31)
  18. #define QSPI_CLK_DIV_MAX 0xffff
  19. /* command */
  20. #define QSPI_EN_CS(n) (n << 28)
  21. #define QSPI_WLEN(n) ((n-1) << 19)
  22. #define QSPI_3_PIN (1 << 18)
  23. #define QSPI_RD_SNGL (1 << 16)
  24. #define QSPI_WR_SNGL (2 << 16)
  25. #define QSPI_INVAL (4 << 16)
  26. #define QSPI_RD_QUAD (7 << 16)
  27. /* device control */
  28. #define QSPI_DD(m, n) (m << (3 + n*8))
  29. #define QSPI_CKPHA(n) (1 << (2 + n*8))
  30. #define QSPI_CSPOL(n) (1 << (1 + n*8))
  31. #define QSPI_CKPOL(n) (1 << (n*8))
  32. /* status */
  33. #define QSPI_WC (1 << 1)
  34. #define QSPI_BUSY (1 << 0)
  35. #define QSPI_WC_BUSY (QSPI_WC | QSPI_BUSY)
  36. #define QSPI_XFER_DONE QSPI_WC
  37. #define MM_SWITCH 0x01
  38. #define MEM_CS 0x100
  39. #define MEM_CS_UNSELECT 0xfffff0ff
  40. #define MMAP_START_ADDR 0x5c000000
  41. #define CORE_CTRL_IO 0x4a002558
  42. #define QSPI_CMD_READ (0x3 << 0)
  43. #define QSPI_CMD_READ_QUAD (0x6b << 0)
  44. #define QSPI_CMD_READ_FAST (0x0b << 0)
  45. #define QSPI_SETUP0_NUM_A_BYTES (0x2 << 8)
  46. #define QSPI_SETUP0_NUM_D_BYTES_NO_BITS (0x0 << 10)
  47. #define QSPI_SETUP0_NUM_D_BYTES_8_BITS (0x1 << 10)
  48. #define QSPI_SETUP0_READ_NORMAL (0x0 << 12)
  49. #define QSPI_SETUP0_READ_QUAD (0x3 << 12)
  50. #define QSPI_CMD_WRITE (0x2 << 16)
  51. #define QSPI_NUM_DUMMY_BITS (0x0 << 24)
  52. /* ti qspi register set */
  53. struct ti_qspi_regs {
  54. u32 pid;
  55. u32 pad0[3];
  56. u32 sysconfig;
  57. u32 pad1[3];
  58. u32 int_stat_raw;
  59. u32 int_stat_en;
  60. u32 int_en_set;
  61. u32 int_en_ctlr;
  62. u32 intc_eoi;
  63. u32 pad2[3];
  64. u32 clk_ctrl;
  65. u32 dc;
  66. u32 cmd;
  67. u32 status;
  68. u32 data;
  69. u32 setup0;
  70. u32 setup1;
  71. u32 setup2;
  72. u32 setup3;
  73. u32 memswitch;
  74. u32 data1;
  75. u32 data2;
  76. u32 data3;
  77. };
  78. /* ti qspi slave */
  79. struct ti_qspi_slave {
  80. struct spi_slave slave;
  81. struct ti_qspi_regs *base;
  82. unsigned int mode;
  83. u32 cmd;
  84. u32 dc;
  85. };
  86. static inline struct ti_qspi_slave *to_ti_qspi_slave(struct spi_slave *slave)
  87. {
  88. return container_of(slave, struct ti_qspi_slave, slave);
  89. }
  90. static void ti_spi_setup_spi_register(struct ti_qspi_slave *qslave)
  91. {
  92. struct spi_slave *slave = &qslave->slave;
  93. u32 memval = 0;
  94. slave->memory_map = (void *)MMAP_START_ADDR;
  95. memval |= QSPI_CMD_READ | QSPI_SETUP0_NUM_A_BYTES |
  96. QSPI_SETUP0_NUM_D_BYTES_NO_BITS |
  97. QSPI_SETUP0_READ_NORMAL | QSPI_CMD_WRITE |
  98. QSPI_NUM_DUMMY_BITS;
  99. writel(memval, &qslave->base->setup0);
  100. }
  101. static void ti_spi_set_speed(struct spi_slave *slave, uint hz)
  102. {
  103. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  104. uint clk_div;
  105. debug("ti_spi_set_speed: hz: %d, clock divider %d\n", hz, clk_div);
  106. if (!hz)
  107. clk_div = 0;
  108. else
  109. clk_div = (QSPI_FCLK / hz) - 1;
  110. /* disable SCLK */
  111. writel(readl(&qslave->base->clk_ctrl) & ~QSPI_CLK_EN,
  112. &qslave->base->clk_ctrl);
  113. /* assign clk_div values */
  114. if (clk_div < 0)
  115. clk_div = 0;
  116. else if (clk_div > QSPI_CLK_DIV_MAX)
  117. clk_div = QSPI_CLK_DIV_MAX;
  118. /* enable SCLK */
  119. writel(QSPI_CLK_EN | clk_div, &qslave->base->clk_ctrl);
  120. }
  121. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  122. {
  123. return 1;
  124. }
  125. void spi_cs_activate(struct spi_slave *slave)
  126. {
  127. /* CS handled in xfer */
  128. return;
  129. }
  130. void spi_cs_deactivate(struct spi_slave *slave)
  131. {
  132. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  133. debug("spi_cs_deactivate: 0x%08x\n", (u32)slave);
  134. writel(qslave->cmd | QSPI_INVAL, &qslave->base->cmd);
  135. }
  136. void spi_init(void)
  137. {
  138. /* nothing to do */
  139. }
  140. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  141. unsigned int max_hz, unsigned int mode)
  142. {
  143. struct ti_qspi_slave *qslave;
  144. qslave = spi_alloc_slave(struct ti_qspi_slave, bus, cs);
  145. if (!qslave) {
  146. printf("SPI_error: Fail to allocate ti_qspi_slave\n");
  147. return NULL;
  148. }
  149. qslave->base = (struct ti_qspi_regs *)QSPI_BASE;
  150. qslave->mode = mode;
  151. ti_spi_set_speed(&qslave->slave, max_hz);
  152. #ifdef CONFIG_TI_SPI_MMAP
  153. ti_spi_setup_spi_register(qslave);
  154. #endif
  155. return &qslave->slave;
  156. }
  157. void spi_free_slave(struct spi_slave *slave)
  158. {
  159. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  160. free(qslave);
  161. }
  162. int spi_claim_bus(struct spi_slave *slave)
  163. {
  164. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  165. debug("spi_claim_bus: bus:%i cs:%i\n", slave->bus, slave->cs);
  166. qslave->dc = 0;
  167. if (qslave->mode & SPI_CPHA)
  168. qslave->dc |= QSPI_CKPHA(slave->cs);
  169. if (qslave->mode & SPI_CPOL)
  170. qslave->dc |= QSPI_CKPOL(slave->cs);
  171. if (qslave->mode & SPI_CS_HIGH)
  172. qslave->dc |= QSPI_CSPOL(slave->cs);
  173. writel(qslave->dc, &qslave->base->dc);
  174. writel(0, &qslave->base->cmd);
  175. writel(0, &qslave->base->data);
  176. return 0;
  177. }
  178. void spi_release_bus(struct spi_slave *slave)
  179. {
  180. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  181. debug("spi_release_bus: bus:%i cs:%i\n", slave->bus, slave->cs);
  182. writel(0, &qslave->base->dc);
  183. writel(0, &qslave->base->cmd);
  184. writel(0, &qslave->base->data);
  185. }
  186. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  187. void *din, unsigned long flags)
  188. {
  189. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  190. uint words = bitlen >> 3; /* fixed 8-bit word length */
  191. const uchar *txp = dout;
  192. uchar *rxp = din;
  193. uint status;
  194. int timeout, val;
  195. debug("spi_xfer: bus:%i cs:%i bitlen:%i words:%i flags:%lx\n",
  196. slave->bus, slave->cs, bitlen, words, flags);
  197. /* Setup mmap flags */
  198. if (flags & SPI_XFER_MMAP) {
  199. writel(MM_SWITCH, &qslave->base->memswitch);
  200. val = readl(CORE_CTRL_IO);
  201. val |= MEM_CS;
  202. writel(val, CORE_CTRL_IO);
  203. return 0;
  204. } else if (flags & SPI_XFER_MMAP_END) {
  205. writel(~MM_SWITCH, &qslave->base->memswitch);
  206. val = readl(CORE_CTRL_IO);
  207. val &= MEM_CS_UNSELECT;
  208. writel(val, CORE_CTRL_IO);
  209. return 0;
  210. }
  211. if (bitlen == 0)
  212. return -1;
  213. if (bitlen % 8) {
  214. debug("spi_xfer: Non byte aligned SPI transfer\n");
  215. return -1;
  216. }
  217. /* Setup command reg */
  218. qslave->cmd = 0;
  219. qslave->cmd |= QSPI_WLEN(8);
  220. qslave->cmd |= QSPI_EN_CS(slave->cs);
  221. if (flags & SPI_3WIRE)
  222. qslave->cmd |= QSPI_3_PIN;
  223. qslave->cmd |= 0xfff;
  224. while (words--) {
  225. if (txp) {
  226. debug("tx cmd %08x dc %08x data %02x\n",
  227. qslave->cmd | QSPI_WR_SNGL, qslave->dc, *txp);
  228. writel(*txp++, &qslave->base->data);
  229. writel(qslave->cmd | QSPI_WR_SNGL,
  230. &qslave->base->cmd);
  231. status = readl(&qslave->base->status);
  232. timeout = QSPI_TIMEOUT;
  233. while ((status & QSPI_WC_BUSY) != QSPI_XFER_DONE) {
  234. if (--timeout < 0) {
  235. printf("spi_xfer: TX timeout!\n");
  236. return -1;
  237. }
  238. status = readl(&qslave->base->status);
  239. }
  240. debug("tx done, status %08x\n", status);
  241. }
  242. if (rxp) {
  243. qslave->cmd |= QSPI_RD_SNGL;
  244. debug("rx cmd %08x dc %08x\n",
  245. qslave->cmd, qslave->dc);
  246. writel(qslave->cmd, &qslave->base->cmd);
  247. status = readl(&qslave->base->status);
  248. timeout = QSPI_TIMEOUT;
  249. while ((status & QSPI_WC_BUSY) != QSPI_XFER_DONE) {
  250. if (--timeout < 0) {
  251. printf("spi_xfer: RX timeout!\n");
  252. return -1;
  253. }
  254. status = readl(&qslave->base->status);
  255. }
  256. *rxp++ = readl(&qslave->base->data);
  257. debug("rx done, status %08x, read %02x\n",
  258. status, *(rxp-1));
  259. }
  260. }
  261. /* Terminate frame */
  262. if (flags & SPI_XFER_END)
  263. spi_cs_deactivate(slave);
  264. return 0;
  265. }