hardware.h 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158
  1. /*
  2. * TNETV107X: Hardware information
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __ASM_ARCH_HARDWARE_H
  7. #define __ASM_ARCH_HARDWARE_H
  8. #ifndef __ASSEMBLY__
  9. #include <linux/sizes.h>
  10. #define ASYNC_EMIF_NUM_CS 4
  11. #define ASYNC_EMIF_MODE_NOR 0
  12. #define ASYNC_EMIF_MODE_NAND 1
  13. #define ASYNC_EMIF_MODE_ONENAND 2
  14. #define ASYNC_EMIF_PRESERVE -1
  15. struct async_emif_config {
  16. unsigned mode;
  17. unsigned select_strobe;
  18. unsigned extend_wait;
  19. unsigned wr_setup;
  20. unsigned wr_strobe;
  21. unsigned wr_hold;
  22. unsigned rd_setup;
  23. unsigned rd_strobe;
  24. unsigned rd_hold;
  25. unsigned turn_around;
  26. enum {
  27. ASYNC_EMIF_8 = 0,
  28. ASYNC_EMIF_16 = 1,
  29. ASYNC_EMIF_32 = 2,
  30. } width;
  31. };
  32. void init_async_emif(int num_cs, struct async_emif_config *config);
  33. int wdt_start(unsigned long msecs);
  34. int wdt_stop(void);
  35. int wdt_kick(void);
  36. #endif
  37. /* Chip configuration unlock codes and registers */
  38. #define TNETV107X_KICK0 (TNETV107X_CHIP_CONFIG_SYS_BASE+0x38)
  39. #define TNETV107X_KICK1 (TNETV107X_CHIP_CONFIG_SYS_BASE+0x3c)
  40. #define TNETV107X_PINMUX(n) (TNETV107X_CHIP_CONFIG_SYS_BASE+0x150+(n)*4)
  41. #define TNETV107X_KICK0_MAGIC 0x83e70b13
  42. #define TNETV107X_KICK1_MAGIC 0x95a4f1e0
  43. /* Module base addresses */
  44. #define TNETV107X_TPCC_BASE 0x01C00000
  45. #define TNETV107X_TPTC0_BASE 0x01C10000
  46. #define TNETV107X_TPTC1_BASE 0x01C10400
  47. #define TNETV107X_INTC_BASE 0x03000000
  48. #define TNETV107X_LCD_CONTROLLER_BASE 0x08030000
  49. #define TNETV107X_INTD_BASE 0x08038000
  50. #define TNETV107X_INTD_IPC_BASE 0x08038000
  51. #define TNETV107X_INTD_FAST_BASE 0x08039000
  52. #define TNETV107X_INTD_ASYNC_BASE 0x0803A000
  53. #define TNETV107X_INTD_SLOW_BASE 0x0803B000
  54. #define TNETV107X_PKA_BASE 0x08040000
  55. #define TNETV107X_RNG_BASE 0x08044000
  56. #define TNETV107X_TIMER0_BASE 0x08086500
  57. #define TNETV107X_TIMER1_BASE 0x08086600
  58. #define TNETV107X_WDT0_ARM_BASE 0x08086700
  59. #define TNETV107X_WDT1_DSP_BASE 0x08086800
  60. #define TNETV107X_CHIP_CONFIG_SYS_BASE 0x08087000
  61. #define TNETV107X_GPIO_BASE 0x08088000
  62. #define TNETV107X_UART1_BASE 0x08088400
  63. #define TNETV107X_TOUCHSCREEN_BASE 0x08088500
  64. #define TNETV107X_SDIO0_BASE 0x08088700
  65. #define TNETV107X_SDIO1_BASE 0x08088800
  66. #define TNETV107X_MDIO_BASE 0x08088900
  67. #define TNETV107X_KEYPAD_BASE 0x08088A00
  68. #define TNETV107X_SSP_BASE 0x08088C00
  69. #define TNETV107X_CLOCK_CONTROL_BASE 0x0808A000
  70. #define TNETV107X_PSC_BASE 0x0808B000
  71. #define TNETV107X_TDM0_BASE 0x08100000
  72. #define TNETV107X_TDM1_BASE 0x08100100
  73. #define TNETV107X_MCDMA_BASE 0x08108000
  74. #define TNETV107X_UART0_DMA_BASE 0x08108200
  75. #define TNETV107X_USBSS_BASE 0x08120000
  76. #define TNETV107X_VLYNQ_CONTROL_BASE 0x0810D000
  77. #define TNETV107X_ASYNC_EMIF_CNTRL_BASE 0x08200000
  78. #define TNETV107X_VLYNQ_MEM_MAP_BASE 0x0C000000
  79. #define TNETV107X_IMCOP_BASE 0x01CC0000
  80. #define TNETV107X_MBX_LITE_BASE 0x07000000
  81. #define TNETV107X_ETHSS_BASE 0x0803C000
  82. #define TNETV107X_CPSW_BASE 0x0803C000
  83. #define TNETV107X_SPF_BASE 0x0803C800
  84. #define TNETV107X_IOPU_ETHSS_BASE 0x0803D000
  85. #define TNETV107X_VTP_CNTRL_0 0x0803D800
  86. #define TNETV107X_VTP_CNTRL_1 0x0803D900
  87. #define TNETV107X_UART2_DMA_BASE 0x08108400
  88. #define TNETV107X_INTERNAL_MEMORY 0x20000000
  89. #define TNETV107X_ASYNC_EMIF_DATA_CE0_BASE 0x30000000
  90. #define TNETV107X_ASYNC_EMIF_DATA_CE1_BASE 0x40000000
  91. #define TNETV107X_ASYNC_EMIF_DATA_CE2_BASE 0x44000000
  92. #define TNETV107X_ASYNC_EMIF_DATA_CE3_BASE 0x48000000
  93. #define TNETV107X_DDR_EMIF_DATA_BASE 0x80000000
  94. #define TNETV107X_DDR_EMIF_CONTROL_BASE 0x90000000
  95. /* LPSC module definitions */
  96. #define TNETV107X_LPSC_ARM 0
  97. #define TNETV107X_LPSC_GEM 1
  98. #define TNETV107X_LPSC_DDR2_PHY 2
  99. #define TNETV107X_LPSC_TPCC 3
  100. #define TNETV107X_LPSC_TPTC0 4
  101. #define TNETV107X_LPSC_TPTC1 5
  102. #define TNETV107X_LPSC_RAM 6
  103. #define TNETV107X_LPSC_MBX_LITE 7
  104. #define TNETV107X_LPSC_LCD 8
  105. #define TNETV107X_LPSC_ETHSS 9
  106. #define TNETV107X_LPSC_AEMIF 10
  107. #define TNETV107X_LPSC_CHIP_CFG 11
  108. #define TNETV107X_LPSC_TSC 12
  109. #define TNETV107X_LPSC_ROM 13
  110. #define TNETV107X_LPSC_UART2 14
  111. #define TNETV107X_LPSC_PKTSEC 15
  112. #define TNETV107X_LPSC_SECCTL 16
  113. #define TNETV107X_LPSC_KEYMGR 17
  114. #define TNETV107X_LPSC_KEYPAD 18
  115. #define TNETV107X_LPSC_GPIO 19
  116. #define TNETV107X_LPSC_MDIO 20
  117. #define TNETV107X_LPSC_SDIO0 21
  118. #define TNETV107X_LPSC_UART0 22
  119. #define TNETV107X_LPSC_UART1 23
  120. #define TNETV107X_LPSC_TIMER0 24
  121. #define TNETV107X_LPSC_TIMER1 25
  122. #define TNETV107X_LPSC_WDT_ARM 26
  123. #define TNETV107X_LPSC_WDT_DSP 27
  124. #define TNETV107X_LPSC_SSP 28
  125. #define TNETV107X_LPSC_TDM0 29
  126. #define TNETV107X_LPSC_VLYNQ 30
  127. #define TNETV107X_LPSC_MCDMA 31
  128. #define TNETV107X_LPSC_USB0 32
  129. #define TNETV107X_LPSC_TDM1 33
  130. #define TNETV107X_LPSC_DEBUGSS 34
  131. #define TNETV107X_LPSC_ETHSS_RGMII 35
  132. #define TNETV107X_LPSC_SYSTEM 36
  133. #define TNETV107X_LPSC_IMCOP 37
  134. #define TNETV107X_LPSC_SPARE 38
  135. #define TNETV107X_LPSC_SDIO1 39
  136. #define TNETV107X_LPSC_USB1 40
  137. #define TNETV107X_LPSC_USBSS 41
  138. #define TNETV107X_LPSC_DDR2_EMIF1_VRST 42
  139. #define TNETV107X_LPSC_DDR2_EMIF2_VCTL_RST 43
  140. #define TNETV107X_LPSC_MAX 44
  141. /* Interrupt controller */
  142. #define INTC_GLB_EN (TNETV107X_INTC_BASE + 0x10)
  143. #define INTC_HINT_EN (TNETV107X_INTC_BASE + 0x1500)
  144. #define INTC_EN_CLR0 (TNETV107X_INTC_BASE + 0x380)
  145. #endif /* __ASM_ARCH_HARDWARE_H */