rk_spi.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374
  1. /*
  2. * spi driver for rockchip
  3. *
  4. * (C) Copyright 2015 Google, Inc
  5. *
  6. * (C) Copyright 2008-2013 Rockchip Electronics
  7. * Peter, Software Engineering, <superpeter.cai@gmail.com>.
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <clk.h>
  13. #include <dm.h>
  14. #include <errno.h>
  15. #include <spi.h>
  16. #include <asm/errno.h>
  17. #include <asm/io.h>
  18. #include <asm/arch/clock.h>
  19. #include <asm/arch/periph.h>
  20. #include <dm/pinctrl.h>
  21. #include "rk_spi.h"
  22. DECLARE_GLOBAL_DATA_PTR;
  23. /* Change to 1 to output registers at the start of each transaction */
  24. #define DEBUG_RK_SPI 0
  25. struct rockchip_spi_platdata {
  26. enum periph_id periph_id;
  27. struct udevice *pinctrl;
  28. s32 frequency; /* Default clock frequency, -1 for none */
  29. fdt_addr_t base;
  30. uint deactivate_delay_us; /* Delay to wait after deactivate */
  31. };
  32. struct rockchip_spi_priv {
  33. struct rockchip_spi *regs;
  34. struct udevice *clk_gpll;
  35. unsigned int max_freq;
  36. unsigned int mode;
  37. enum periph_id periph_id; /* Peripheral ID for this device */
  38. ulong last_transaction_us; /* Time of last transaction end */
  39. u8 bits_per_word; /* max 16 bits per word */
  40. u8 n_bytes;
  41. unsigned int speed_hz;
  42. unsigned int tmode;
  43. uint input_rate;
  44. };
  45. #define SPI_FIFO_DEPTH 32
  46. static void rkspi_dump_regs(struct rockchip_spi *regs)
  47. {
  48. debug("ctrl0: \t\t0x%08x\n", readl(&regs->ctrlr0));
  49. debug("ctrl1: \t\t0x%08x\n", readl(&regs->ctrlr1));
  50. debug("ssienr: \t\t0x%08x\n", readl(&regs->enr));
  51. debug("ser: \t\t0x%08x\n", readl(&regs->ser));
  52. debug("baudr: \t\t0x%08x\n", readl(&regs->baudr));
  53. debug("txftlr: \t\t0x%08x\n", readl(&regs->txftlr));
  54. debug("rxftlr: \t\t0x%08x\n", readl(&regs->rxftlr));
  55. debug("txflr: \t\t0x%08x\n", readl(&regs->txflr));
  56. debug("rxflr: \t\t0x%08x\n", readl(&regs->rxflr));
  57. debug("sr: \t\t0x%08x\n", readl(&regs->sr));
  58. debug("imr: \t\t0x%08x\n", readl(&regs->imr));
  59. debug("isr: \t\t0x%08x\n", readl(&regs->isr));
  60. debug("dmacr: \t\t0x%08x\n", readl(&regs->dmacr));
  61. debug("dmatdlr: \t0x%08x\n", readl(&regs->dmatdlr));
  62. debug("dmardlr: \t0x%08x\n", readl(&regs->dmardlr));
  63. }
  64. static void rkspi_enable_chip(struct rockchip_spi *regs, bool enable)
  65. {
  66. writel(enable ? 1 : 0, &regs->enr);
  67. }
  68. static void rkspi_set_clk(struct rockchip_spi_priv *priv, uint speed)
  69. {
  70. uint clk_div;
  71. clk_div = clk_get_divisor(priv->input_rate, speed);
  72. debug("spi speed %u, div %u\n", speed, clk_div);
  73. writel(clk_div, &priv->regs->baudr);
  74. }
  75. static int rkspi_wait_till_not_busy(struct rockchip_spi *regs)
  76. {
  77. unsigned long start;
  78. start = get_timer(0);
  79. while (readl(&regs->sr) & SR_BUSY) {
  80. if (get_timer(start) > ROCKCHIP_SPI_TIMEOUT_MS) {
  81. debug("RK SPI: Status keeps busy for 1000us after a read/write!\n");
  82. return -ETIMEDOUT;
  83. }
  84. }
  85. return 0;
  86. }
  87. static void spi_cs_activate(struct rockchip_spi *regs, uint cs)
  88. {
  89. debug("activate cs%u\n", cs);
  90. writel(1 << cs, &regs->ser);
  91. }
  92. static void spi_cs_deactivate(struct rockchip_spi *regs, uint cs)
  93. {
  94. debug("deactivate cs%u\n", cs);
  95. writel(0, &regs->ser);
  96. }
  97. static int rockchip_spi_ofdata_to_platdata(struct udevice *bus)
  98. {
  99. struct rockchip_spi_platdata *plat = bus->platdata;
  100. const void *blob = gd->fdt_blob;
  101. int node = bus->of_offset;
  102. int ret;
  103. plat->base = dev_get_addr(bus);
  104. ret = uclass_get_device(UCLASS_PINCTRL, 0, &plat->pinctrl);
  105. if (ret)
  106. return ret;
  107. ret = pinctrl_get_periph_id(plat->pinctrl, bus);
  108. if (ret < 0) {
  109. debug("%s: Could not get peripheral ID for %s: %d\n", __func__,
  110. bus->name, ret);
  111. return -FDT_ERR_NOTFOUND;
  112. }
  113. plat->periph_id = ret;
  114. plat->frequency = fdtdec_get_int(blob, node, "spi-max-frequency",
  115. 50000000);
  116. plat->deactivate_delay_us = fdtdec_get_int(blob, node,
  117. "spi-deactivate-delay", 0);
  118. debug("%s: base=%x, periph_id=%d, max-frequency=%d, deactivate_delay=%d\n",
  119. __func__, plat->base, plat->periph_id, plat->frequency,
  120. plat->deactivate_delay_us);
  121. return 0;
  122. }
  123. static int rockchip_spi_probe(struct udevice *bus)
  124. {
  125. struct rockchip_spi_platdata *plat = dev_get_platdata(bus);
  126. struct rockchip_spi_priv *priv = dev_get_priv(bus);
  127. int ret;
  128. debug("%s: probe\n", __func__);
  129. priv->regs = (struct rockchip_spi *)plat->base;
  130. priv->last_transaction_us = timer_get_us();
  131. priv->max_freq = plat->frequency;
  132. priv->periph_id = plat->periph_id;
  133. ret = uclass_get_device(UCLASS_CLK, CLK_GENERAL, &priv->clk_gpll);
  134. if (ret) {
  135. debug("%s: Failed to find CLK_GENERAL: %d\n", __func__, ret);
  136. return ret;
  137. }
  138. /*
  139. * Use 99 MHz as our clock since it divides nicely into 594 MHz which
  140. * is the assumed speed for CLK_GENERAL.
  141. */
  142. ret = clk_set_periph_rate(priv->clk_gpll, plat->periph_id, 99000000);
  143. if (ret < 0) {
  144. debug("%s: Failed to set clock: %d\n", __func__, ret);
  145. return ret;
  146. }
  147. priv->input_rate = ret;
  148. debug("%s: rate = %u\n", __func__, priv->input_rate);
  149. priv->bits_per_word = 8;
  150. priv->tmode = TMOD_TR; /* Tx & Rx */
  151. return 0;
  152. }
  153. static int rockchip_spi_claim_bus(struct udevice *dev)
  154. {
  155. struct udevice *bus = dev->parent;
  156. struct rockchip_spi_platdata *plat = dev_get_platdata(bus);
  157. struct rockchip_spi_priv *priv = dev_get_priv(bus);
  158. struct rockchip_spi *regs = priv->regs;
  159. struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
  160. u8 spi_dfs, spi_tf;
  161. uint ctrlr0;
  162. int ret;
  163. /* Disable the SPI hardware */
  164. rkspi_enable_chip(regs, 0);
  165. switch (priv->bits_per_word) {
  166. case 8:
  167. priv->n_bytes = 1;
  168. spi_dfs = DFS_8BIT;
  169. spi_tf = HALF_WORD_OFF;
  170. break;
  171. case 16:
  172. priv->n_bytes = 2;
  173. spi_dfs = DFS_16BIT;
  174. spi_tf = HALF_WORD_ON;
  175. break;
  176. default:
  177. debug("%s: unsupported bits: %dbits\n", __func__,
  178. priv->bits_per_word);
  179. return -EPROTONOSUPPORT;
  180. }
  181. rkspi_set_clk(priv, priv->speed_hz);
  182. /* Operation Mode */
  183. ctrlr0 = OMOD_MASTER << OMOD_SHIFT;
  184. /* Data Frame Size */
  185. ctrlr0 |= spi_dfs & DFS_MASK << DFS_SHIFT;
  186. /* set SPI mode 0..3 */
  187. if (priv->mode & SPI_CPOL)
  188. ctrlr0 |= SCOL_HIGH << SCOL_SHIFT;
  189. if (priv->mode & SPI_CPHA)
  190. ctrlr0 |= SCPH_TOGSTA << SCPH_SHIFT;
  191. /* Chip Select Mode */
  192. ctrlr0 |= CSM_KEEP << CSM_SHIFT;
  193. /* SSN to Sclk_out delay */
  194. ctrlr0 |= SSN_DELAY_ONE << SSN_DELAY_SHIFT;
  195. /* Serial Endian Mode */
  196. ctrlr0 |= SEM_LITTLE << SEM_SHIFT;
  197. /* First Bit Mode */
  198. ctrlr0 |= FBM_MSB << FBM_SHIFT;
  199. /* Byte and Halfword Transform */
  200. ctrlr0 |= (spi_tf & HALF_WORD_MASK) << HALF_WORD_TX_SHIFT;
  201. /* Rxd Sample Delay */
  202. ctrlr0 |= 0 << RXDSD_SHIFT;
  203. /* Frame Format */
  204. ctrlr0 |= FRF_SPI << FRF_SHIFT;
  205. /* Tx and Rx mode */
  206. ctrlr0 |= (priv->tmode & TMOD_MASK) << TMOD_SHIFT;
  207. writel(ctrlr0, &regs->ctrlr0);
  208. ret = pinctrl_request(plat->pinctrl, priv->periph_id, slave_plat->cs);
  209. if (ret) {
  210. debug("%s: Cannot request pinctrl: %d\n", __func__, ret);
  211. return ret;
  212. }
  213. return 0;
  214. }
  215. static int rockchip_spi_release_bus(struct udevice *dev)
  216. {
  217. return 0;
  218. }
  219. static int rockchip_spi_xfer(struct udevice *dev, unsigned int bitlen,
  220. const void *dout, void *din, unsigned long flags)
  221. {
  222. struct udevice *bus = dev->parent;
  223. struct rockchip_spi_priv *priv = dev_get_priv(bus);
  224. struct rockchip_spi *regs = priv->regs;
  225. struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
  226. int len = bitlen >> 3;
  227. const u8 *out = dout;
  228. u8 *in = din;
  229. int toread, towrite;
  230. int ret;
  231. debug("%s: dout=%p, din=%p, len=%x, flags=%lx\n", __func__, dout, din,
  232. len, flags);
  233. if (DEBUG_RK_SPI)
  234. rkspi_dump_regs(regs);
  235. /* Assert CS before transfer */
  236. if (flags & SPI_XFER_BEGIN)
  237. spi_cs_activate(regs, slave_plat->cs);
  238. while (len > 0) {
  239. int todo = min(len, 0xffff);
  240. rkspi_enable_chip(regs, true);
  241. writel(todo - 1, &regs->ctrlr1);
  242. rkspi_enable_chip(regs, true);
  243. toread = todo;
  244. towrite = todo;
  245. while (toread || towrite) {
  246. u32 status = readl(&regs->sr);
  247. if (towrite && !(status & SR_TF_FULL)) {
  248. writel(out ? *out++ : 0, regs->txdr);
  249. towrite--;
  250. }
  251. if (toread && !(status & SR_RF_EMPT)) {
  252. u32 byte = readl(regs->rxdr);
  253. if (in)
  254. *in++ = byte;
  255. toread--;
  256. }
  257. }
  258. ret = rkspi_wait_till_not_busy(regs);
  259. if (ret)
  260. break;
  261. len -= todo;
  262. }
  263. /* Deassert CS after transfer */
  264. if (flags & SPI_XFER_END)
  265. spi_cs_deactivate(regs, slave_plat->cs);
  266. rkspi_enable_chip(regs, false);
  267. return ret;
  268. }
  269. static int rockchip_spi_set_speed(struct udevice *bus, uint speed)
  270. {
  271. struct rockchip_spi_priv *priv = dev_get_priv(bus);
  272. if (speed > ROCKCHIP_SPI_MAX_RATE)
  273. return -EINVAL;
  274. if (speed > priv->max_freq)
  275. speed = priv->max_freq;
  276. priv->speed_hz = speed;
  277. return 0;
  278. }
  279. static int rockchip_spi_set_mode(struct udevice *bus, uint mode)
  280. {
  281. struct rockchip_spi_priv *priv = dev_get_priv(bus);
  282. priv->mode = mode;
  283. return 0;
  284. }
  285. static const struct dm_spi_ops rockchip_spi_ops = {
  286. .claim_bus = rockchip_spi_claim_bus,
  287. .release_bus = rockchip_spi_release_bus,
  288. .xfer = rockchip_spi_xfer,
  289. .set_speed = rockchip_spi_set_speed,
  290. .set_mode = rockchip_spi_set_mode,
  291. /*
  292. * cs_info is not needed, since we require all chip selects to be
  293. * in the device tree explicitly
  294. */
  295. };
  296. static const struct udevice_id rockchip_spi_ids[] = {
  297. { .compatible = "rockchip,rk3288-spi" },
  298. { }
  299. };
  300. U_BOOT_DRIVER(rockchip_spi) = {
  301. .name = "rockchip_spi",
  302. .id = UCLASS_SPI,
  303. .of_match = rockchip_spi_ids,
  304. .ops = &rockchip_spi_ops,
  305. .ofdata_to_platdata = rockchip_spi_ofdata_to_platdata,
  306. .platdata_auto_alloc_size = sizeof(struct rockchip_spi_platdata),
  307. .priv_auto_alloc_size = sizeof(struct rockchip_spi_priv),
  308. .probe = rockchip_spi_probe,
  309. };