hw_data.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457
  1. /*
  2. *
  3. * HW data initialization for OMAP4
  4. *
  5. * (C) Copyright 2013
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Sricharan R <r.sricharan@ti.com>
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. #include <common.h>
  13. #include <asm/arch/omap.h>
  14. #include <asm/arch/sys_proto.h>
  15. #include <asm/omap_common.h>
  16. #include <asm/arch/clock.h>
  17. #include <asm/omap_gpio.h>
  18. #include <asm/io.h>
  19. struct prcm_regs const **prcm =
  20. (struct prcm_regs const **) OMAP_SRAM_SCRATCH_PRCM_PTR;
  21. struct dplls const **dplls_data =
  22. (struct dplls const **) OMAP_SRAM_SCRATCH_DPLLS_PTR;
  23. struct vcores_data const **omap_vcores =
  24. (struct vcores_data const **) OMAP_SRAM_SCRATCH_VCORES_PTR;
  25. struct omap_sys_ctrl_regs const **ctrl =
  26. (struct omap_sys_ctrl_regs const **)OMAP_SRAM_SCRATCH_SYS_CTRL;
  27. /*
  28. * The M & N values in the following tables are created using the
  29. * following tool:
  30. * tools/omap/clocks_get_m_n.c
  31. * Please use this tool for creating the table for any new frequency.
  32. */
  33. /*
  34. * dpll locked at 1400 MHz MPU clk at 700 MHz(OPP100) - DCC OFF
  35. * OMAP4460 OPP_NOM frequency
  36. */
  37. static const struct dpll_params mpu_dpll_params_1400mhz[NUM_SYS_CLKS] = {
  38. {175, 2, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  39. {700, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  40. {125, 2, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  41. {401, 10, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  42. {350, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  43. {700, 26, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  44. {638, 34, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  45. };
  46. /*
  47. * dpll locked at 1600 MHz - MPU clk at 800 MHz(OPP Turbo 4430)
  48. * OMAP4430 OPP_TURBO frequency
  49. * OMAP4470 OPP_NOM frequency
  50. */
  51. static const struct dpll_params mpu_dpll_params_1600mhz[NUM_SYS_CLKS] = {
  52. {200, 2, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  53. {800, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  54. {619, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  55. {125, 2, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  56. {400, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  57. {800, 26, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  58. {125, 5, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  59. };
  60. /*
  61. * dpll locked at 1200 MHz - MPU clk at 600 MHz
  62. * OMAP4430 OPP_NOM frequency
  63. */
  64. static const struct dpll_params mpu_dpll_params_1200mhz[NUM_SYS_CLKS] = {
  65. {50, 0, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  66. {600, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  67. {250, 6, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  68. {125, 3, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  69. {300, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  70. {200, 8, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  71. {125, 7, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  72. };
  73. /* OMAP4460 OPP_NOM frequency */
  74. /* OMAP4470 OPP_NOM (Low Power) frequency */
  75. static const struct dpll_params core_dpll_params_1600mhz[NUM_SYS_CLKS] = {
  76. {200, 2, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 12 MHz */
  77. {800, 12, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 13 MHz */
  78. {619, 12, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 16.8 MHz */
  79. {125, 2, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 19.2 MHz */
  80. {400, 12, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 26 MHz */
  81. {800, 26, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 27 MHz */
  82. {125, 5, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1} /* 38.4 MHz */
  83. };
  84. /* OMAP4430 ES1 OPP_NOM frequency */
  85. static const struct dpll_params core_dpll_params_es1_1524mhz[NUM_SYS_CLKS] = {
  86. {127, 1, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 12 MHz */
  87. {762, 12, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 13 MHz */
  88. {635, 13, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 16.8 MHz */
  89. {635, 15, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 19.2 MHz */
  90. {381, 12, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 26 MHz */
  91. {254, 8, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 27 MHz */
  92. {496, 24, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1} /* 38.4 MHz */
  93. };
  94. /* OMAP4430 ES2.X OPP_NOM frequency */
  95. static const struct dpll_params
  96. core_dpll_params_es2_1600mhz_ddr200mhz[NUM_SYS_CLKS] = {
  97. {200, 2, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 12 MHz */
  98. {800, 12, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 13 MHz */
  99. {619, 12, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 16.8 MHz */
  100. {125, 2, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 19.2 MHz */
  101. {400, 12, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 26 MHz */
  102. {800, 26, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 27 MHz */
  103. {125, 5, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1} /* 38.4 MHz */
  104. };
  105. static const struct dpll_params per_dpll_params_1536mhz[NUM_SYS_CLKS] = {
  106. {64, 0, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 12 MHz */
  107. {768, 12, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 13 MHz */
  108. {320, 6, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 16.8 MHz */
  109. {40, 0, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 19.2 MHz */
  110. {384, 12, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 26 MHz */
  111. {256, 8, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 27 MHz */
  112. {20, 0, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1} /* 38.4 MHz */
  113. };
  114. static const struct dpll_params iva_dpll_params_1862mhz[NUM_SYS_CLKS] = {
  115. {931, 11, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  116. {931, 12, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  117. {665, 11, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  118. {727, 14, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  119. {931, 25, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  120. {931, 26, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  121. {291, 11, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  122. };
  123. /* ABE M & N values with sys_clk as source */
  124. static const struct dpll_params
  125. abe_dpll_params_sysclk_196608khz[NUM_SYS_CLKS] = {
  126. {49, 5, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  127. {68, 8, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  128. {35, 5, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  129. {46, 8, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  130. {34, 8, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  131. {29, 7, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  132. {64, 24, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  133. };
  134. /* ABE M & N values with 32K clock as source */
  135. static const struct dpll_params abe_dpll_params_32k_196608khz = {
  136. 750, 0, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1
  137. };
  138. static const struct dpll_params usb_dpll_params_1920mhz[NUM_SYS_CLKS] = {
  139. {80, 0, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  140. {960, 12, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  141. {400, 6, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  142. {50, 0, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  143. {480, 12, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  144. {320, 8, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  145. {25, 0, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  146. };
  147. struct dplls omap4430_dplls_es1 = {
  148. .mpu = mpu_dpll_params_1200mhz,
  149. .core = core_dpll_params_es1_1524mhz,
  150. .per = per_dpll_params_1536mhz,
  151. .iva = iva_dpll_params_1862mhz,
  152. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  153. .abe = abe_dpll_params_sysclk_196608khz,
  154. #else
  155. .abe = &abe_dpll_params_32k_196608khz,
  156. #endif
  157. .usb = usb_dpll_params_1920mhz,
  158. .ddr = NULL
  159. };
  160. struct dplls omap4430_dplls_es20 = {
  161. .mpu = mpu_dpll_params_1200mhz,
  162. .core = core_dpll_params_es2_1600mhz_ddr200mhz,
  163. .per = per_dpll_params_1536mhz,
  164. .iva = iva_dpll_params_1862mhz,
  165. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  166. .abe = abe_dpll_params_sysclk_196608khz,
  167. #else
  168. .abe = &abe_dpll_params_32k_196608khz,
  169. #endif
  170. .usb = usb_dpll_params_1920mhz,
  171. .ddr = NULL
  172. };
  173. struct dplls omap4430_dplls = {
  174. .mpu = mpu_dpll_params_1200mhz,
  175. .core = core_dpll_params_1600mhz,
  176. .per = per_dpll_params_1536mhz,
  177. .iva = iva_dpll_params_1862mhz,
  178. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  179. .abe = abe_dpll_params_sysclk_196608khz,
  180. #else
  181. .abe = &abe_dpll_params_32k_196608khz,
  182. #endif
  183. .usb = usb_dpll_params_1920mhz,
  184. .ddr = NULL
  185. };
  186. struct dplls omap4460_dplls = {
  187. .mpu = mpu_dpll_params_1400mhz,
  188. .core = core_dpll_params_1600mhz,
  189. .per = per_dpll_params_1536mhz,
  190. .iva = iva_dpll_params_1862mhz,
  191. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  192. .abe = abe_dpll_params_sysclk_196608khz,
  193. #else
  194. .abe = &abe_dpll_params_32k_196608khz,
  195. #endif
  196. .usb = usb_dpll_params_1920mhz,
  197. .ddr = NULL
  198. };
  199. struct dplls omap4470_dplls = {
  200. .mpu = mpu_dpll_params_1600mhz,
  201. .core = core_dpll_params_1600mhz,
  202. .per = per_dpll_params_1536mhz,
  203. .iva = iva_dpll_params_1862mhz,
  204. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  205. .abe = abe_dpll_params_sysclk_196608khz,
  206. #else
  207. .abe = &abe_dpll_params_32k_196608khz,
  208. #endif
  209. .usb = usb_dpll_params_1920mhz,
  210. .ddr = NULL
  211. };
  212. struct pmic_data twl6030_4430es1 = {
  213. .base_offset = PHOENIX_SMPS_BASE_VOLT_STD_MODE_UV,
  214. .step = 12660, /* 12.66 mV represented in uV */
  215. /* The code starts at 1 not 0 */
  216. .start_code = 1,
  217. .i2c_slave_addr = SMPS_I2C_SLAVE_ADDR,
  218. .pmic_bus_init = sri2c_init,
  219. .pmic_write = omap_vc_bypass_send_value,
  220. };
  221. /* twl6030 struct is used for TWL6030 and TWL6032 PMIC */
  222. struct pmic_data twl6030 = {
  223. .base_offset = PHOENIX_SMPS_BASE_VOLT_STD_MODE_WITH_OFFSET_UV,
  224. .step = 12660, /* 12.66 mV represented in uV */
  225. /* The code starts at 1 not 0 */
  226. .start_code = 1,
  227. .i2c_slave_addr = SMPS_I2C_SLAVE_ADDR,
  228. .pmic_bus_init = sri2c_init,
  229. .pmic_write = omap_vc_bypass_send_value,
  230. };
  231. struct pmic_data tps62361 = {
  232. .base_offset = TPS62361_BASE_VOLT_MV,
  233. .step = 10000, /* 10 mV represented in uV */
  234. .start_code = 0,
  235. .gpio = TPS62361_VSEL0_GPIO,
  236. .gpio_en = 1,
  237. .i2c_slave_addr = SMPS_I2C_SLAVE_ADDR,
  238. .pmic_bus_init = sri2c_init,
  239. .pmic_write = omap_vc_bypass_send_value,
  240. };
  241. struct vcores_data omap4430_volts_es1 = {
  242. .mpu.value = 1325,
  243. .mpu.addr = SMPS_REG_ADDR_VCORE1,
  244. .mpu.pmic = &twl6030_4430es1,
  245. .core.value = 1200,
  246. .core.addr = SMPS_REG_ADDR_VCORE3,
  247. .core.pmic = &twl6030_4430es1,
  248. .mm.value = 1200,
  249. .mm.addr = SMPS_REG_ADDR_VCORE2,
  250. .mm.pmic = &twl6030_4430es1,
  251. };
  252. struct vcores_data omap4430_volts = {
  253. .mpu.value = 1325,
  254. .mpu.addr = SMPS_REG_ADDR_VCORE1,
  255. .mpu.pmic = &twl6030,
  256. .core.value = 1200,
  257. .core.addr = SMPS_REG_ADDR_VCORE3,
  258. .core.pmic = &twl6030,
  259. .mm.value = 1200,
  260. .mm.addr = SMPS_REG_ADDR_VCORE2,
  261. .mm.pmic = &twl6030,
  262. };
  263. struct vcores_data omap4460_volts = {
  264. .mpu.value = 1203,
  265. .mpu.addr = TPS62361_REG_ADDR_SET1,
  266. .mpu.pmic = &tps62361,
  267. .core.value = 1200,
  268. .core.addr = SMPS_REG_ADDR_VCORE1,
  269. .core.pmic = &twl6030,
  270. .mm.value = 1200,
  271. .mm.addr = SMPS_REG_ADDR_VCORE2,
  272. .mm.pmic = &twl6030,
  273. };
  274. /*
  275. * Take closest integer part of the mV value corresponding to a TWL6032 SMPS
  276. * voltage selection code. Aligned with OMAP4470 ES1.0 OCA V.0.7.
  277. */
  278. struct vcores_data omap4470_volts = {
  279. .mpu.value = 1202,
  280. .mpu.addr = SMPS_REG_ADDR_SMPS1,
  281. .mpu.pmic = &twl6030,
  282. .core.value = 1126,
  283. .core.addr = SMPS_REG_ADDR_SMPS2,
  284. .core.pmic = &twl6030,
  285. .mm.value = 1139,
  286. .mm.addr = SMPS_REG_ADDR_SMPS5,
  287. .mm.pmic = &twl6030,
  288. };
  289. /*
  290. * Enable essential clock domains, modules and
  291. * do some additional special settings needed
  292. */
  293. void enable_basic_clocks(void)
  294. {
  295. u32 const clk_domains_essential[] = {
  296. (*prcm)->cm_l4per_clkstctrl,
  297. (*prcm)->cm_l3init_clkstctrl,
  298. (*prcm)->cm_memif_clkstctrl,
  299. (*prcm)->cm_l4cfg_clkstctrl,
  300. 0
  301. };
  302. u32 const clk_modules_hw_auto_essential[] = {
  303. (*prcm)->cm_l3_gpmc_clkctrl,
  304. (*prcm)->cm_memif_emif_1_clkctrl,
  305. (*prcm)->cm_memif_emif_2_clkctrl,
  306. (*prcm)->cm_l4cfg_l4_cfg_clkctrl,
  307. (*prcm)->cm_wkup_gpio1_clkctrl,
  308. (*prcm)->cm_l4per_gpio2_clkctrl,
  309. (*prcm)->cm_l4per_gpio3_clkctrl,
  310. (*prcm)->cm_l4per_gpio4_clkctrl,
  311. (*prcm)->cm_l4per_gpio5_clkctrl,
  312. (*prcm)->cm_l4per_gpio6_clkctrl,
  313. 0
  314. };
  315. u32 const clk_modules_explicit_en_essential[] = {
  316. (*prcm)->cm_wkup_gptimer1_clkctrl,
  317. (*prcm)->cm_l3init_hsmmc1_clkctrl,
  318. (*prcm)->cm_l3init_hsmmc2_clkctrl,
  319. (*prcm)->cm_l4per_gptimer2_clkctrl,
  320. (*prcm)->cm_wkup_wdtimer2_clkctrl,
  321. (*prcm)->cm_l4per_uart3_clkctrl,
  322. 0
  323. };
  324. /* Enable optional additional functional clock for GPIO4 */
  325. setbits_le32((*prcm)->cm_l4per_gpio4_clkctrl,
  326. GPIO4_CLKCTRL_OPTFCLKEN_MASK);
  327. /* Enable 96 MHz clock for MMC1 & MMC2 */
  328. setbits_le32((*prcm)->cm_l3init_hsmmc1_clkctrl,
  329. HSMMC_CLKCTRL_CLKSEL_MASK);
  330. setbits_le32((*prcm)->cm_l3init_hsmmc2_clkctrl,
  331. HSMMC_CLKCTRL_CLKSEL_MASK);
  332. /* Select 32KHz clock as the source of GPTIMER1 */
  333. setbits_le32((*prcm)->cm_wkup_gptimer1_clkctrl,
  334. GPTIMER1_CLKCTRL_CLKSEL_MASK);
  335. /* Enable optional 48M functional clock for USB PHY */
  336. setbits_le32((*prcm)->cm_l3init_usbphy_clkctrl,
  337. USBPHY_CLKCTRL_OPTFCLKEN_PHY_48M_MASK);
  338. do_enable_clocks(clk_domains_essential,
  339. clk_modules_hw_auto_essential,
  340. clk_modules_explicit_en_essential,
  341. 1);
  342. }
  343. void enable_basic_uboot_clocks(void)
  344. {
  345. u32 const clk_domains_essential[] = {
  346. 0
  347. };
  348. u32 const clk_modules_hw_auto_essential[] = {
  349. (*prcm)->cm_l3init_hsusbotg_clkctrl,
  350. (*prcm)->cm_l3init_usbphy_clkctrl,
  351. (*prcm)->cm_l3init_usbphy_clkctrl,
  352. (*prcm)->cm_clksel_usb_60mhz,
  353. (*prcm)->cm_l3init_hsusbtll_clkctrl,
  354. 0
  355. };
  356. u32 const clk_modules_explicit_en_essential[] = {
  357. (*prcm)->cm_l4per_mcspi1_clkctrl,
  358. (*prcm)->cm_l4per_i2c1_clkctrl,
  359. (*prcm)->cm_l4per_i2c2_clkctrl,
  360. (*prcm)->cm_l4per_i2c3_clkctrl,
  361. (*prcm)->cm_l4per_i2c4_clkctrl,
  362. (*prcm)->cm_l3init_hsusbhost_clkctrl,
  363. 0
  364. };
  365. do_enable_clocks(clk_domains_essential,
  366. clk_modules_hw_auto_essential,
  367. clk_modules_explicit_en_essential,
  368. 1);
  369. }
  370. void hw_data_init(void)
  371. {
  372. u32 omap_rev = omap_revision();
  373. (*prcm) = &omap4_prcm;
  374. switch (omap_rev) {
  375. case OMAP4430_ES1_0:
  376. *dplls_data = &omap4430_dplls_es1;
  377. *omap_vcores = &omap4430_volts_es1;
  378. break;
  379. case OMAP4430_ES2_0:
  380. *dplls_data = &omap4430_dplls_es20;
  381. *omap_vcores = &omap4430_volts;
  382. break;
  383. case OMAP4430_ES2_1:
  384. case OMAP4430_ES2_2:
  385. case OMAP4430_ES2_3:
  386. *dplls_data = &omap4430_dplls;
  387. *omap_vcores = &omap4430_volts;
  388. break;
  389. case OMAP4460_ES1_0:
  390. case OMAP4460_ES1_1:
  391. *dplls_data = &omap4460_dplls;
  392. *omap_vcores = &omap4460_volts;
  393. break;
  394. case OMAP4470_ES1_0:
  395. *dplls_data = &omap4470_dplls;
  396. *omap_vcores = &omap4470_volts;
  397. break;
  398. default:
  399. printf("\n INVALID OMAP REVISION ");
  400. }
  401. *ctrl = &omap4_ctrl;
  402. }