start.S 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. /*
  2. * armboot - Startup Code for ARM926EJS CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. * Copyright (c) 2010 Albert Aribaud <albert.u.boot@aribaud.net>
  14. *
  15. * SPDX-License-Identifier: GPL-2.0+
  16. */
  17. #include <asm-offsets.h>
  18. #include <config.h>
  19. #include <common.h>
  20. #include <version.h>
  21. /*
  22. *************************************************************************
  23. *
  24. * Jump vector table as in table 3.1 in [1]
  25. *
  26. *************************************************************************
  27. */
  28. #ifdef CONFIG_SYS_DV_NOR_BOOT_CFG
  29. .globl _start
  30. _start:
  31. .globl _NOR_BOOT_CFG
  32. _NOR_BOOT_CFG:
  33. .word CONFIG_SYS_DV_NOR_BOOT_CFG
  34. b reset
  35. #else
  36. .globl _start
  37. _start:
  38. b reset
  39. #endif
  40. #ifdef CONFIG_SPL_BUILD
  41. /* No exception handlers in preloader */
  42. ldr pc, _hang
  43. ldr pc, _hang
  44. ldr pc, _hang
  45. ldr pc, _hang
  46. ldr pc, _hang
  47. ldr pc, _hang
  48. ldr pc, _hang
  49. _hang:
  50. .word do_hang
  51. /* pad to 64 byte boundary */
  52. .word 0x12345678
  53. .word 0x12345678
  54. .word 0x12345678
  55. .word 0x12345678
  56. .word 0x12345678
  57. .word 0x12345678
  58. .word 0x12345678
  59. #else
  60. ldr pc, _undefined_instruction
  61. ldr pc, _software_interrupt
  62. ldr pc, _prefetch_abort
  63. ldr pc, _data_abort
  64. ldr pc, _not_used
  65. ldr pc, _irq
  66. ldr pc, _fiq
  67. _undefined_instruction:
  68. .word undefined_instruction
  69. _software_interrupt:
  70. .word software_interrupt
  71. _prefetch_abort:
  72. .word prefetch_abort
  73. _data_abort:
  74. .word data_abort
  75. _not_used:
  76. .word not_used
  77. _irq:
  78. .word irq
  79. _fiq:
  80. .word fiq
  81. #endif /* CONFIG_SPL_BUILD */
  82. .balignl 16,0xdeadbeef
  83. /*
  84. *************************************************************************
  85. *
  86. * Startup Code (reset vector)
  87. *
  88. * do important init only if we don't start from memory!
  89. * setup Memory and board specific bits prior to relocation.
  90. * relocate armboot to ram
  91. * setup stack
  92. *
  93. *************************************************************************
  94. */
  95. #ifdef CONFIG_USE_IRQ
  96. /* IRQ stack memory (calculated at run-time) */
  97. .globl IRQ_STACK_START
  98. IRQ_STACK_START:
  99. .word 0x0badc0de
  100. /* IRQ stack memory (calculated at run-time) */
  101. .globl FIQ_STACK_START
  102. FIQ_STACK_START:
  103. .word 0x0badc0de
  104. #endif
  105. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  106. .globl IRQ_STACK_START_IN
  107. IRQ_STACK_START_IN:
  108. .word 0x0badc0de
  109. /*
  110. * the actual reset code
  111. */
  112. reset:
  113. /*
  114. * set the cpu to SVC32 mode
  115. */
  116. mrs r0,cpsr
  117. bic r0,r0,#0x1f
  118. orr r0,r0,#0xd3
  119. msr cpsr,r0
  120. /*
  121. * we do sys-critical inits only at reboot,
  122. * not when booting from ram!
  123. */
  124. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  125. bl cpu_init_crit
  126. #endif
  127. bl _main
  128. /*------------------------------------------------------------------------------*/
  129. .globl c_runtime_cpu_setup
  130. c_runtime_cpu_setup:
  131. bx lr
  132. /*
  133. *************************************************************************
  134. *
  135. * CPU_init_critical registers
  136. *
  137. * setup important registers
  138. * setup memory timing
  139. *
  140. *************************************************************************
  141. */
  142. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  143. cpu_init_crit:
  144. /*
  145. * flush D cache before disabling it
  146. */
  147. mov r0, #0
  148. flush_dcache:
  149. mrc p15, 0, r15, c7, c10, 3
  150. bne flush_dcache
  151. mcr p15, 0, r0, c8, c7, 0 /* invalidate TLB */
  152. mcr p15, 0, r0, c7, c5, 0 /* invalidate I Cache */
  153. /*
  154. * disable MMU and D cache
  155. * enable I cache if CONFIG_SYS_ICACHE_OFF is not defined
  156. */
  157. mrc p15, 0, r0, c1, c0, 0
  158. bic r0, r0, #0x00000300 /* clear bits 9:8 (---- --RS) */
  159. bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */
  160. #ifdef CONFIG_SYS_EXCEPTION_VECTORS_HIGH
  161. orr r0, r0, #0x00002000 /* set bit 13 (--V- ----) */
  162. #else
  163. bic r0, r0, #0x00002000 /* clear bit 13 (--V- ----) */
  164. #endif
  165. orr r0, r0, #0x00000002 /* set bit 2 (A) Align */
  166. #ifndef CONFIG_SYS_ICACHE_OFF
  167. orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */
  168. #endif
  169. mcr p15, 0, r0, c1, c0, 0
  170. /*
  171. * Go setup Memory and board specific bits prior to relocation.
  172. */
  173. mov ip, lr /* perserve link reg across call */
  174. bl lowlevel_init /* go setup pll,mux,memory */
  175. mov lr, ip /* restore link */
  176. mov pc, lr /* back to my caller */
  177. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  178. #ifndef CONFIG_SPL_BUILD
  179. /*
  180. *************************************************************************
  181. *
  182. * Interrupt handling
  183. *
  184. *************************************************************************
  185. */
  186. @
  187. @ IRQ stack frame.
  188. @
  189. #define S_FRAME_SIZE 72
  190. #define S_OLD_R0 68
  191. #define S_PSR 64
  192. #define S_PC 60
  193. #define S_LR 56
  194. #define S_SP 52
  195. #define S_IP 48
  196. #define S_FP 44
  197. #define S_R10 40
  198. #define S_R9 36
  199. #define S_R8 32
  200. #define S_R7 28
  201. #define S_R6 24
  202. #define S_R5 20
  203. #define S_R4 16
  204. #define S_R3 12
  205. #define S_R2 8
  206. #define S_R1 4
  207. #define S_R0 0
  208. #define MODE_SVC 0x13
  209. #define I_BIT 0x80
  210. /*
  211. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  212. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  213. */
  214. .macro bad_save_user_regs
  215. @ carve out a frame on current user stack
  216. sub sp, sp, #S_FRAME_SIZE
  217. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  218. ldr r2, IRQ_STACK_START_IN
  219. @ get values for "aborted" pc and cpsr (into parm regs)
  220. ldmia r2, {r2 - r3}
  221. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  222. add r5, sp, #S_SP
  223. mov r1, lr
  224. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  225. mov r0, sp @ save current stack into r0 (param register)
  226. .endm
  227. .macro irq_save_user_regs
  228. sub sp, sp, #S_FRAME_SIZE
  229. stmia sp, {r0 - r12} @ Calling r0-r12
  230. @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  231. add r8, sp, #S_PC
  232. stmdb r8, {sp, lr}^ @ Calling SP, LR
  233. str lr, [r8, #0] @ Save calling PC
  234. mrs r6, spsr
  235. str r6, [r8, #4] @ Save CPSR
  236. str r0, [r8, #8] @ Save OLD_R0
  237. mov r0, sp
  238. .endm
  239. .macro irq_restore_user_regs
  240. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  241. mov r0, r0
  242. ldr lr, [sp, #S_PC] @ Get PC
  243. add sp, sp, #S_FRAME_SIZE
  244. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  245. .endm
  246. .macro get_bad_stack
  247. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  248. str lr, [r13] @ save caller lr in position 0 of saved stack
  249. mrs lr, spsr @ get the spsr
  250. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  251. mov r13, #MODE_SVC @ prepare SVC-Mode
  252. @ msr spsr_c, r13
  253. msr spsr, r13 @ switch modes, make sure moves will execute
  254. mov lr, pc @ capture return pc
  255. movs pc, lr @ jump to next instruction & switch modes.
  256. .endm
  257. .macro get_irq_stack @ setup IRQ stack
  258. ldr sp, IRQ_STACK_START
  259. .endm
  260. .macro get_fiq_stack @ setup FIQ stack
  261. ldr sp, FIQ_STACK_START
  262. .endm
  263. #endif /* CONFIG_SPL_BUILD */
  264. /*
  265. * exception handlers
  266. */
  267. #ifdef CONFIG_SPL_BUILD
  268. .align 5
  269. do_hang:
  270. 1:
  271. bl 1b /* hang and never return */
  272. #else /* !CONFIG_SPL_BUILD */
  273. .align 5
  274. undefined_instruction:
  275. get_bad_stack
  276. bad_save_user_regs
  277. bl do_undefined_instruction
  278. .align 5
  279. software_interrupt:
  280. get_bad_stack
  281. bad_save_user_regs
  282. bl do_software_interrupt
  283. .align 5
  284. prefetch_abort:
  285. get_bad_stack
  286. bad_save_user_regs
  287. bl do_prefetch_abort
  288. .align 5
  289. data_abort:
  290. get_bad_stack
  291. bad_save_user_regs
  292. bl do_data_abort
  293. .align 5
  294. not_used:
  295. get_bad_stack
  296. bad_save_user_regs
  297. bl do_not_used
  298. #ifdef CONFIG_USE_IRQ
  299. .align 5
  300. irq:
  301. get_irq_stack
  302. irq_save_user_regs
  303. bl do_irq
  304. irq_restore_user_regs
  305. .align 5
  306. fiq:
  307. get_fiq_stack
  308. /* someone ought to write a more effiction fiq_save_user_regs */
  309. irq_save_user_regs
  310. bl do_fiq
  311. irq_restore_user_regs
  312. #else
  313. .align 5
  314. irq:
  315. get_bad_stack
  316. bad_save_user_regs
  317. bl do_irq
  318. .align 5
  319. fiq:
  320. get_bad_stack
  321. bad_save_user_regs
  322. bl do_fiq
  323. #endif
  324. #endif /* CONFIG_SPL_BUILD */