start.S 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. /*
  2. * armboot - Startup Code for ARM920 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <asm-offsets.h>
  11. #include <common.h>
  12. #include <config.h>
  13. /*
  14. *************************************************************************
  15. *
  16. * Jump vector table as in table 3.1 in [1]
  17. *
  18. *************************************************************************
  19. */
  20. .globl _start
  21. _start: b start_code
  22. ldr pc, _undefined_instruction
  23. ldr pc, _software_interrupt
  24. ldr pc, _prefetch_abort
  25. ldr pc, _data_abort
  26. ldr pc, _not_used
  27. ldr pc, _irq
  28. ldr pc, _fiq
  29. _undefined_instruction: .word undefined_instruction
  30. _software_interrupt: .word software_interrupt
  31. _prefetch_abort: .word prefetch_abort
  32. _data_abort: .word data_abort
  33. _not_used: .word not_used
  34. _irq: .word irq
  35. _fiq: .word fiq
  36. .balignl 16,0xdeadbeef
  37. /*
  38. *************************************************************************
  39. *
  40. * Startup Code (called from the ARM reset exception vector)
  41. *
  42. * do important init only if we don't start from memory!
  43. * relocate armboot to ram
  44. * setup stack
  45. * jump to second stage
  46. *
  47. *************************************************************************
  48. */
  49. #ifdef CONFIG_USE_IRQ
  50. /* IRQ stack memory (calculated at run-time) */
  51. .globl IRQ_STACK_START
  52. IRQ_STACK_START:
  53. .word 0x0badc0de
  54. /* IRQ stack memory (calculated at run-time) */
  55. .globl FIQ_STACK_START
  56. FIQ_STACK_START:
  57. .word 0x0badc0de
  58. #endif
  59. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  60. .globl IRQ_STACK_START_IN
  61. IRQ_STACK_START_IN:
  62. .word 0x0badc0de
  63. /*
  64. * the actual start code
  65. */
  66. start_code:
  67. /*
  68. * set the cpu to SVC32 mode
  69. */
  70. mrs r0, cpsr
  71. bic r0, r0, #0x1f
  72. orr r0, r0, #0xd3
  73. msr cpsr, r0
  74. #if defined(CONFIG_AT91RM9200DK) || defined(CONFIG_AT91RM9200EK)
  75. /*
  76. * relocate exception table
  77. */
  78. ldr r0, =_start
  79. ldr r1, =0x0
  80. mov r2, #16
  81. copyex:
  82. subs r2, r2, #1
  83. ldr r3, [r0], #4
  84. str r3, [r1], #4
  85. bne copyex
  86. #endif
  87. #ifdef CONFIG_S3C24X0
  88. /* turn off the watchdog */
  89. # if defined(CONFIG_S3C2400)
  90. # define pWTCON 0x15300000
  91. # define INTMSK 0x14400008 /* Interrupt-Controller base addresses */
  92. # define CLKDIVN 0x14800014 /* clock divisor register */
  93. #else
  94. # define pWTCON 0x53000000
  95. # define INTMSK 0x4A000008 /* Interrupt-Controller base addresses */
  96. # define INTSUBMSK 0x4A00001C
  97. # define CLKDIVN 0x4C000014 /* clock divisor register */
  98. # endif
  99. ldr r0, =pWTCON
  100. mov r1, #0x0
  101. str r1, [r0]
  102. /*
  103. * mask all IRQs by setting all bits in the INTMR - default
  104. */
  105. mov r1, #0xffffffff
  106. ldr r0, =INTMSK
  107. str r1, [r0]
  108. # if defined(CONFIG_S3C2410)
  109. ldr r1, =0x3ff
  110. ldr r0, =INTSUBMSK
  111. str r1, [r0]
  112. # endif
  113. /* FCLK:HCLK:PCLK = 1:2:4 */
  114. /* default FCLK is 120 MHz ! */
  115. ldr r0, =CLKDIVN
  116. mov r1, #3
  117. str r1, [r0]
  118. #endif /* CONFIG_S3C24X0 */
  119. /*
  120. * we do sys-critical inits only at reboot,
  121. * not when booting from ram!
  122. */
  123. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  124. bl cpu_init_crit
  125. #endif
  126. bl _main
  127. /*------------------------------------------------------------------------------*/
  128. .globl c_runtime_cpu_setup
  129. c_runtime_cpu_setup:
  130. mov pc, lr
  131. /*
  132. *************************************************************************
  133. *
  134. * CPU_init_critical registers
  135. *
  136. * setup important registers
  137. * setup memory timing
  138. *
  139. *************************************************************************
  140. */
  141. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  142. cpu_init_crit:
  143. /*
  144. * flush v4 I/D caches
  145. */
  146. mov r0, #0
  147. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  148. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  149. /*
  150. * disable MMU stuff and caches
  151. */
  152. mrc p15, 0, r0, c1, c0, 0
  153. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  154. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  155. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  156. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  157. mcr p15, 0, r0, c1, c0, 0
  158. /*
  159. * before relocating, we have to setup RAM timing
  160. * because memory timing is board-dependend, you will
  161. * find a lowlevel_init.S in your board directory.
  162. */
  163. mov ip, lr
  164. bl lowlevel_init
  165. mov lr, ip
  166. mov pc, lr
  167. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  168. /*
  169. *************************************************************************
  170. *
  171. * Interrupt handling
  172. *
  173. *************************************************************************
  174. */
  175. @
  176. @ IRQ stack frame.
  177. @
  178. #define S_FRAME_SIZE 72
  179. #define S_OLD_R0 68
  180. #define S_PSR 64
  181. #define S_PC 60
  182. #define S_LR 56
  183. #define S_SP 52
  184. #define S_IP 48
  185. #define S_FP 44
  186. #define S_R10 40
  187. #define S_R9 36
  188. #define S_R8 32
  189. #define S_R7 28
  190. #define S_R6 24
  191. #define S_R5 20
  192. #define S_R4 16
  193. #define S_R3 12
  194. #define S_R2 8
  195. #define S_R1 4
  196. #define S_R0 0
  197. #define MODE_SVC 0x13
  198. #define I_BIT 0x80
  199. /*
  200. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  201. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  202. */
  203. .macro bad_save_user_regs
  204. sub sp, sp, #S_FRAME_SIZE
  205. stmia sp, {r0 - r12} @ Calling r0-r12
  206. ldr r2, IRQ_STACK_START_IN
  207. ldmia r2, {r2 - r3} @ get pc, cpsr
  208. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  209. add r5, sp, #S_SP
  210. mov r1, lr
  211. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  212. mov r0, sp
  213. .endm
  214. .macro irq_save_user_regs
  215. sub sp, sp, #S_FRAME_SIZE
  216. stmia sp, {r0 - r12} @ Calling r0-r12
  217. add r7, sp, #S_PC
  218. stmdb r7, {sp, lr}^ @ Calling SP, LR
  219. str lr, [r7, #0] @ Save calling PC
  220. mrs r6, spsr
  221. str r6, [r7, #4] @ Save CPSR
  222. str r0, [r7, #8] @ Save OLD_R0
  223. mov r0, sp
  224. .endm
  225. .macro irq_restore_user_regs
  226. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  227. mov r0, r0
  228. ldr lr, [sp, #S_PC] @ Get PC
  229. add sp, sp, #S_FRAME_SIZE
  230. /* return & move spsr_svc into cpsr */
  231. subs pc, lr, #4
  232. .endm
  233. .macro get_bad_stack
  234. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  235. str lr, [r13] @ save caller lr / spsr
  236. mrs lr, spsr
  237. str lr, [r13, #4]
  238. mov r13, #MODE_SVC @ prepare SVC-Mode
  239. @ msr spsr_c, r13
  240. msr spsr, r13
  241. mov lr, pc
  242. movs pc, lr
  243. .endm
  244. .macro get_irq_stack @ setup IRQ stack
  245. ldr sp, IRQ_STACK_START
  246. .endm
  247. .macro get_fiq_stack @ setup FIQ stack
  248. ldr sp, FIQ_STACK_START
  249. .endm
  250. /*
  251. * exception handlers
  252. */
  253. .align 5
  254. undefined_instruction:
  255. get_bad_stack
  256. bad_save_user_regs
  257. bl do_undefined_instruction
  258. .align 5
  259. software_interrupt:
  260. get_bad_stack
  261. bad_save_user_regs
  262. bl do_software_interrupt
  263. .align 5
  264. prefetch_abort:
  265. get_bad_stack
  266. bad_save_user_regs
  267. bl do_prefetch_abort
  268. .align 5
  269. data_abort:
  270. get_bad_stack
  271. bad_save_user_regs
  272. bl do_data_abort
  273. .align 5
  274. not_used:
  275. get_bad_stack
  276. bad_save_user_regs
  277. bl do_not_used
  278. #ifdef CONFIG_USE_IRQ
  279. .align 5
  280. irq:
  281. get_irq_stack
  282. irq_save_user_regs
  283. bl do_irq
  284. irq_restore_user_regs
  285. .align 5
  286. fiq:
  287. get_fiq_stack
  288. /* someone ought to write a more effiction fiq_save_user_regs */
  289. irq_save_user_regs
  290. bl do_fiq
  291. irq_restore_user_regs
  292. #else
  293. .align 5
  294. irq:
  295. get_bad_stack
  296. bad_save_user_regs
  297. bl do_irq
  298. .align 5
  299. fiq:
  300. get_bad_stack
  301. bad_save_user_regs
  302. bl do_fiq
  303. #endif