devices.c 1.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051
  1. /*
  2. *
  3. * (C) Copyright 2009 Magnus Lilja <lilja.magnus@gmail.com>
  4. *
  5. * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <asm/arch/imx-regs.h>
  11. #include <asm/arch/clock.h>
  12. void mx31_uart1_hw_init(void)
  13. {
  14. /* setup pins for UART1 */
  15. mx31_gpio_mux(MUX_RXD1__UART1_RXD_MUX);
  16. mx31_gpio_mux(MUX_TXD1__UART1_TXD_MUX);
  17. mx31_gpio_mux(MUX_RTS1__UART1_RTS_B);
  18. mx31_gpio_mux(MUX_CTS1__UART1_CTS_B);
  19. }
  20. void mx31_uart2_hw_init(void)
  21. {
  22. /* setup pins for UART2 */
  23. mx31_gpio_mux(MUX_RXD2__UART2_RXD_MUX);
  24. mx31_gpio_mux(MUX_TXD2__UART2_TXD_MUX);
  25. mx31_gpio_mux(MUX_RTS2__UART2_RTS_B);
  26. mx31_gpio_mux(MUX_CTS2__UART2_CTS_B);
  27. }
  28. #ifdef CONFIG_MXC_SPI
  29. /*
  30. * Note: putting several spi setups here makes no sense as they may differ
  31. * at board level (physical pin SS0 of CSPI2 may aswell be used as SS0 of CSPI3)
  32. */
  33. void mx31_spi2_hw_init(void)
  34. {
  35. /* SPI2 */
  36. mx31_gpio_mux(MUX_CSPI2_SS2__CSPI2_SS2_B);
  37. mx31_gpio_mux(MUX_CSPI2_SCLK__CSPI2_CLK);
  38. mx31_gpio_mux(MUX_CSPI2_SPI_RDY__CSPI2_DATAREADY_B);
  39. mx31_gpio_mux(MUX_CSPI2_MOSI__CSPI2_MOSI);
  40. mx31_gpio_mux(MUX_CSPI2_MISO__CSPI2_MISO);
  41. mx31_gpio_mux(MUX_CSPI2_SS0__CSPI2_SS0_B);
  42. mx31_gpio_mux(MUX_CSPI2_SS1__CSPI2_SS1_B);
  43. /* start SPI2 clock */
  44. __REG(CCM_CGR2) = __REG(CCM_CGR2) | (3 << 4);
  45. }
  46. #endif