config.h 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114
  1. /*
  2. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. *
  19. */
  20. #ifndef _ASM_CONFIG_H_
  21. #define _ASM_CONFIG_H_
  22. #ifdef CONFIG_MPC85xx
  23. #include <asm/config_mpc85xx.h>
  24. #endif
  25. #ifdef CONFIG_MPC86xx
  26. #include <asm/config_mpc86xx.h>
  27. #endif
  28. #ifndef HWCONFIG_BUFFER_SIZE
  29. #define HWCONFIG_BUFFER_SIZE 256
  30. #endif
  31. /* CONFIG_HARD_SPI triggers SPI bus initialization in PowerPC */
  32. #if defined(CONFIG_MPC8XXX_SPI) || defined(CONFIG_FSL_ESPI)
  33. # ifndef CONFIG_HARD_SPI
  34. # define CONFIG_HARD_SPI
  35. # endif
  36. #endif
  37. #define CONFIG_LMB
  38. #define CONFIG_SYS_BOOT_RAMDISK_HIGH
  39. #define CONFIG_SYS_BOOT_GET_CMDLINE
  40. #define CONFIG_SYS_BOOT_GET_KBD
  41. #ifndef CONFIG_MAX_MEM_MAPPED
  42. #if defined(CONFIG_4xx) || \
  43. defined(CONFIG_E500) || \
  44. defined(CONFIG_MPC86xx) || \
  45. defined(CONFIG_E300)
  46. #define CONFIG_MAX_MEM_MAPPED ((phys_size_t)2 << 30)
  47. #else
  48. #define CONFIG_MAX_MEM_MAPPED (256 << 20)
  49. #endif
  50. #endif
  51. /* Check if boards need to enable FSL DMA engine for SDRAM init */
  52. #if !defined(CONFIG_FSL_DMA) && defined(CONFIG_DDR_ECC)
  53. #if (defined(CONFIG_MPC83xx) && defined(CONFIG_DDR_ECC_INIT_VIA_DMA)) || \
  54. ((defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx)) && \
  55. !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER))
  56. #define CONFIG_FSL_DMA
  57. #endif
  58. #endif
  59. #ifndef CONFIG_MAX_CPUS
  60. #define CONFIG_MAX_CPUS 1
  61. #endif
  62. /*
  63. * Provide a default boot page translation virtual address that lines up with
  64. * Freescale's default e500 reset page.
  65. */
  66. #if (defined(CONFIG_E500) && defined(CONFIG_MP))
  67. #ifndef CONFIG_BPTR_VIRT_ADDR
  68. #define CONFIG_BPTR_VIRT_ADDR 0xfffff000
  69. #endif
  70. #endif
  71. /*
  72. * SEC (crypto unit) major compatible version determination
  73. */
  74. #if defined(CONFIG_MPC83xx)
  75. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  76. #endif
  77. /* Since so many PPC SOCs have a semi-common LBC, define this here */
  78. #if defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx) || \
  79. defined(CONFIG_MPC83xx)
  80. #if !defined(CONFIG_FSL_IFC)
  81. #define CONFIG_FSL_LBC
  82. #endif
  83. #endif
  84. /* The TSEC driver uses the PHYLIB infrastructure */
  85. #ifndef CONFIG_PHYLIB
  86. #if defined(CONFIG_TSEC_ENET)
  87. #define CONFIG_PHYLIB
  88. #include <config_phylib_all_drivers.h>
  89. #endif /* TSEC_ENET */
  90. #endif /* !CONFIG_PHYLIB */
  91. /* The FMAN driver uses the PHYLIB infrastructure */
  92. #if defined(CONFIG_FMAN_ENET)
  93. #define CONFIG_PHYLIB
  94. #endif
  95. /* All PPC boards must swap IDE bytes */
  96. #define CONFIG_IDE_SWAP_IO
  97. #endif /* _ASM_CONFIG_H_ */