zynq_gem.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689
  1. /*
  2. * (C) Copyright 2011 Michal Simek
  3. *
  4. * Michal SIMEK <monstr@monstr.eu>
  5. *
  6. * Based on Xilinx gmac driver:
  7. * (C) Copyright 2011 Xilinx
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <dm.h>
  13. #include <net.h>
  14. #include <netdev.h>
  15. #include <config.h>
  16. #include <console.h>
  17. #include <malloc.h>
  18. #include <asm/io.h>
  19. #include <phy.h>
  20. #include <miiphy.h>
  21. #include <wait_bit.h>
  22. #include <watchdog.h>
  23. #include <asm/system.h>
  24. #include <asm/arch/hardware.h>
  25. #include <asm/arch/sys_proto.h>
  26. #include <asm-generic/errno.h>
  27. DECLARE_GLOBAL_DATA_PTR;
  28. /* Bit/mask specification */
  29. #define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
  30. #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
  31. #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
  32. #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
  33. #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
  34. #define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
  35. #define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
  36. #define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
  37. #define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
  38. #define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
  39. #define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
  40. /* Wrap bit, last descriptor */
  41. #define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
  42. #define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
  43. #define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
  44. #define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
  45. #define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
  46. #define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
  47. #define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
  48. #define ZYNQ_GEM_NWCFG_SPEED100 0x000000001 /* 100 Mbps operation */
  49. #define ZYNQ_GEM_NWCFG_SPEED1000 0x000000400 /* 1Gbps operation */
  50. #define ZYNQ_GEM_NWCFG_FDEN 0x000000002 /* Full Duplex mode */
  51. #define ZYNQ_GEM_NWCFG_FSREM 0x000020000 /* FCS removal */
  52. #ifdef CONFIG_ARM64
  53. #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000100000 /* Div pclk by 64, max 160MHz */
  54. #else
  55. #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x0000c0000 /* Div pclk by 48, max 120MHz */
  56. #endif
  57. #ifdef CONFIG_ARM64
  58. # define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
  59. #else
  60. # define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
  61. #endif
  62. #define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
  63. ZYNQ_GEM_NWCFG_FDEN | \
  64. ZYNQ_GEM_NWCFG_FSREM | \
  65. ZYNQ_GEM_NWCFG_MDCCLKDIV)
  66. #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
  67. #define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
  68. /* Use full configured addressable space (8 Kb) */
  69. #define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
  70. /* Use full configured addressable space (4 Kb) */
  71. #define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
  72. /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
  73. #define ZYNQ_GEM_DMACR_RXBUF 0x00180000
  74. #define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
  75. ZYNQ_GEM_DMACR_RXSIZE | \
  76. ZYNQ_GEM_DMACR_TXSIZE | \
  77. ZYNQ_GEM_DMACR_RXBUF)
  78. #define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
  79. /* Use MII register 1 (MII status register) to detect PHY */
  80. #define PHY_DETECT_REG 1
  81. /* Mask used to verify certain PHY features (or register contents)
  82. * in the register above:
  83. * 0x1000: 10Mbps full duplex support
  84. * 0x0800: 10Mbps half duplex support
  85. * 0x0008: Auto-negotiation support
  86. */
  87. #define PHY_DETECT_MASK 0x1808
  88. /* TX BD status masks */
  89. #define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
  90. #define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
  91. #define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
  92. /* Clock frequencies for different speeds */
  93. #define ZYNQ_GEM_FREQUENCY_10 2500000UL
  94. #define ZYNQ_GEM_FREQUENCY_100 25000000UL
  95. #define ZYNQ_GEM_FREQUENCY_1000 125000000UL
  96. /* Device registers */
  97. struct zynq_gem_regs {
  98. u32 nwctrl; /* 0x0 - Network Control reg */
  99. u32 nwcfg; /* 0x4 - Network Config reg */
  100. u32 nwsr; /* 0x8 - Network Status reg */
  101. u32 reserved1;
  102. u32 dmacr; /* 0x10 - DMA Control reg */
  103. u32 txsr; /* 0x14 - TX Status reg */
  104. u32 rxqbase; /* 0x18 - RX Q Base address reg */
  105. u32 txqbase; /* 0x1c - TX Q Base address reg */
  106. u32 rxsr; /* 0x20 - RX Status reg */
  107. u32 reserved2[2];
  108. u32 idr; /* 0x2c - Interrupt Disable reg */
  109. u32 reserved3;
  110. u32 phymntnc; /* 0x34 - Phy Maintaince reg */
  111. u32 reserved4[18];
  112. u32 hashl; /* 0x80 - Hash Low address reg */
  113. u32 hashh; /* 0x84 - Hash High address reg */
  114. #define LADDR_LOW 0
  115. #define LADDR_HIGH 1
  116. u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
  117. u32 match[4]; /* 0xa8 - Type ID1 Match reg */
  118. u32 reserved6[18];
  119. #define STAT_SIZE 44
  120. u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
  121. u32 reserved7[164];
  122. u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
  123. u32 reserved8[15];
  124. u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
  125. };
  126. /* BD descriptors */
  127. struct emac_bd {
  128. u32 addr; /* Next descriptor pointer */
  129. u32 status;
  130. };
  131. #define RX_BUF 32
  132. /* Page table entries are set to 1MB, or multiples of 1MB
  133. * (not < 1MB). driver uses less bd's so use 1MB bdspace.
  134. */
  135. #define BD_SPACE 0x100000
  136. /* BD separation space */
  137. #define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
  138. /* Setup the first free TX descriptor */
  139. #define TX_FREE_DESC 2
  140. /* Initialized, rxbd_current, rx_first_buf must be 0 after init */
  141. struct zynq_gem_priv {
  142. struct emac_bd *tx_bd;
  143. struct emac_bd *rx_bd;
  144. char *rxbuffers;
  145. u32 rxbd_current;
  146. u32 rx_first_buf;
  147. int phyaddr;
  148. u32 emio;
  149. int init;
  150. struct zynq_gem_regs *iobase;
  151. phy_interface_t interface;
  152. struct phy_device *phydev;
  153. struct mii_dev *bus;
  154. };
  155. static inline int mdio_wait(struct zynq_gem_regs *regs)
  156. {
  157. u32 timeout = 20000;
  158. /* Wait till MDIO interface is ready to accept a new transaction. */
  159. while (--timeout) {
  160. if (readl(&regs->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK)
  161. break;
  162. WATCHDOG_RESET();
  163. }
  164. if (!timeout) {
  165. printf("%s: Timeout\n", __func__);
  166. return 1;
  167. }
  168. return 0;
  169. }
  170. static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
  171. u32 op, u16 *data)
  172. {
  173. u32 mgtcr;
  174. struct zynq_gem_regs *regs = priv->iobase;
  175. if (mdio_wait(regs))
  176. return 1;
  177. /* Construct mgtcr mask for the operation */
  178. mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
  179. (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
  180. (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
  181. /* Write mgtcr and wait for completion */
  182. writel(mgtcr, &regs->phymntnc);
  183. if (mdio_wait(regs))
  184. return 1;
  185. if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
  186. *data = readl(&regs->phymntnc);
  187. return 0;
  188. }
  189. static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr,
  190. u32 regnum, u16 *val)
  191. {
  192. u32 ret;
  193. ret = phy_setup_op(priv, phy_addr, regnum,
  194. ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
  195. if (!ret)
  196. debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
  197. phy_addr, regnum, *val);
  198. return ret;
  199. }
  200. static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
  201. u32 regnum, u16 data)
  202. {
  203. debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
  204. regnum, data);
  205. return phy_setup_op(priv, phy_addr, regnum,
  206. ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
  207. }
  208. static int phy_detection(struct udevice *dev)
  209. {
  210. int i;
  211. u16 phyreg;
  212. struct zynq_gem_priv *priv = dev->priv;
  213. if (priv->phyaddr != -1) {
  214. phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
  215. if ((phyreg != 0xFFFF) &&
  216. ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
  217. /* Found a valid PHY address */
  218. debug("Default phy address %d is valid\n",
  219. priv->phyaddr);
  220. return 0;
  221. } else {
  222. debug("PHY address is not setup correctly %d\n",
  223. priv->phyaddr);
  224. priv->phyaddr = -1;
  225. }
  226. }
  227. debug("detecting phy address\n");
  228. if (priv->phyaddr == -1) {
  229. /* detect the PHY address */
  230. for (i = 31; i >= 0; i--) {
  231. phyread(priv, i, PHY_DETECT_REG, &phyreg);
  232. if ((phyreg != 0xFFFF) &&
  233. ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
  234. /* Found a valid PHY address */
  235. priv->phyaddr = i;
  236. debug("Found valid phy address, %d\n", i);
  237. return 0;
  238. }
  239. }
  240. }
  241. printf("PHY is not detected\n");
  242. return -1;
  243. }
  244. static int zynq_gem_setup_mac(struct udevice *dev)
  245. {
  246. u32 i, macaddrlow, macaddrhigh;
  247. struct eth_pdata *pdata = dev_get_platdata(dev);
  248. struct zynq_gem_priv *priv = dev_get_priv(dev);
  249. struct zynq_gem_regs *regs = priv->iobase;
  250. /* Set the MAC bits [31:0] in BOT */
  251. macaddrlow = pdata->enetaddr[0];
  252. macaddrlow |= pdata->enetaddr[1] << 8;
  253. macaddrlow |= pdata->enetaddr[2] << 16;
  254. macaddrlow |= pdata->enetaddr[3] << 24;
  255. /* Set MAC bits [47:32] in TOP */
  256. macaddrhigh = pdata->enetaddr[4];
  257. macaddrhigh |= pdata->enetaddr[5] << 8;
  258. for (i = 0; i < 4; i++) {
  259. writel(0, &regs->laddr[i][LADDR_LOW]);
  260. writel(0, &regs->laddr[i][LADDR_HIGH]);
  261. /* Do not use MATCHx register */
  262. writel(0, &regs->match[i]);
  263. }
  264. writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
  265. writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
  266. return 0;
  267. }
  268. static int zynq_phy_init(struct udevice *dev)
  269. {
  270. int ret;
  271. struct zynq_gem_priv *priv = dev_get_priv(dev);
  272. struct zynq_gem_regs *regs = priv->iobase;
  273. const u32 supported = SUPPORTED_10baseT_Half |
  274. SUPPORTED_10baseT_Full |
  275. SUPPORTED_100baseT_Half |
  276. SUPPORTED_100baseT_Full |
  277. SUPPORTED_1000baseT_Half |
  278. SUPPORTED_1000baseT_Full;
  279. /* Enable only MDIO bus */
  280. writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
  281. ret = phy_detection(dev);
  282. if (ret) {
  283. printf("GEM PHY init failed\n");
  284. return ret;
  285. }
  286. priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
  287. priv->interface);
  288. if (!priv->phydev)
  289. return -ENODEV;
  290. priv->phydev->supported = supported | ADVERTISED_Pause |
  291. ADVERTISED_Asym_Pause;
  292. priv->phydev->advertising = priv->phydev->supported;
  293. phy_config(priv->phydev);
  294. return 0;
  295. }
  296. static int zynq_gem_init(struct udevice *dev)
  297. {
  298. u32 i;
  299. unsigned long clk_rate = 0;
  300. struct zynq_gem_priv *priv = dev_get_priv(dev);
  301. struct zynq_gem_regs *regs = priv->iobase;
  302. struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
  303. struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
  304. if (!priv->init) {
  305. /* Disable all interrupts */
  306. writel(0xFFFFFFFF, &regs->idr);
  307. /* Disable the receiver & transmitter */
  308. writel(0, &regs->nwctrl);
  309. writel(0, &regs->txsr);
  310. writel(0, &regs->rxsr);
  311. writel(0, &regs->phymntnc);
  312. /* Clear the Hash registers for the mac address
  313. * pointed by AddressPtr
  314. */
  315. writel(0x0, &regs->hashl);
  316. /* Write bits [63:32] in TOP */
  317. writel(0x0, &regs->hashh);
  318. /* Clear all counters */
  319. for (i = 0; i < STAT_SIZE; i++)
  320. readl(&regs->stat[i]);
  321. /* Setup RxBD space */
  322. memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
  323. for (i = 0; i < RX_BUF; i++) {
  324. priv->rx_bd[i].status = 0xF0000000;
  325. priv->rx_bd[i].addr =
  326. ((ulong)(priv->rxbuffers) +
  327. (i * PKTSIZE_ALIGN));
  328. }
  329. /* WRAP bit to last BD */
  330. priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
  331. /* Write RxBDs to IP */
  332. writel((ulong)priv->rx_bd, &regs->rxqbase);
  333. /* Setup for DMA Configuration register */
  334. writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
  335. /* Setup for Network Control register, MDIO, Rx and Tx enable */
  336. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
  337. /* Disable the second priority queue */
  338. dummy_tx_bd->addr = 0;
  339. dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
  340. ZYNQ_GEM_TXBUF_LAST_MASK|
  341. ZYNQ_GEM_TXBUF_USED_MASK;
  342. dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
  343. ZYNQ_GEM_RXBUF_NEW_MASK;
  344. dummy_rx_bd->status = 0;
  345. flush_dcache_range((ulong)&dummy_tx_bd, (ulong)&dummy_tx_bd +
  346. sizeof(dummy_tx_bd));
  347. flush_dcache_range((ulong)&dummy_rx_bd, (ulong)&dummy_rx_bd +
  348. sizeof(dummy_rx_bd));
  349. writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
  350. writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
  351. priv->init++;
  352. }
  353. phy_startup(priv->phydev);
  354. if (!priv->phydev->link) {
  355. printf("%s: No link.\n", priv->phydev->dev->name);
  356. return -1;
  357. }
  358. switch (priv->phydev->speed) {
  359. case SPEED_1000:
  360. writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED1000,
  361. &regs->nwcfg);
  362. clk_rate = ZYNQ_GEM_FREQUENCY_1000;
  363. break;
  364. case SPEED_100:
  365. writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED100,
  366. &regs->nwcfg);
  367. clk_rate = ZYNQ_GEM_FREQUENCY_100;
  368. break;
  369. case SPEED_10:
  370. clk_rate = ZYNQ_GEM_FREQUENCY_10;
  371. break;
  372. }
  373. /* Change the rclk and clk only not using EMIO interface */
  374. if (!priv->emio)
  375. zynq_slcr_gem_clk_setup((ulong)priv->iobase !=
  376. ZYNQ_GEM_BASEADDR0, clk_rate);
  377. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
  378. ZYNQ_GEM_NWCTRL_TXEN_MASK);
  379. return 0;
  380. }
  381. static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
  382. {
  383. u32 addr, size;
  384. struct zynq_gem_priv *priv = dev_get_priv(dev);
  385. struct zynq_gem_regs *regs = priv->iobase;
  386. struct emac_bd *current_bd = &priv->tx_bd[1];
  387. /* Setup Tx BD */
  388. memset(priv->tx_bd, 0, sizeof(struct emac_bd));
  389. priv->tx_bd->addr = (ulong)ptr;
  390. priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
  391. ZYNQ_GEM_TXBUF_LAST_MASK;
  392. /* Dummy descriptor to mark it as the last in descriptor chain */
  393. current_bd->addr = 0x0;
  394. current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
  395. ZYNQ_GEM_TXBUF_LAST_MASK|
  396. ZYNQ_GEM_TXBUF_USED_MASK;
  397. /* setup BD */
  398. writel((ulong)priv->tx_bd, &regs->txqbase);
  399. addr = (ulong) ptr;
  400. addr &= ~(ARCH_DMA_MINALIGN - 1);
  401. size = roundup(len, ARCH_DMA_MINALIGN);
  402. flush_dcache_range(addr, addr + size);
  403. addr = (ulong)priv->rxbuffers;
  404. addr &= ~(ARCH_DMA_MINALIGN - 1);
  405. size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
  406. flush_dcache_range(addr, addr + size);
  407. barrier();
  408. /* Start transmit */
  409. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
  410. /* Read TX BD status */
  411. if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
  412. printf("TX buffers exhausted in mid frame\n");
  413. return wait_for_bit(__func__, &regs->txsr, ZYNQ_GEM_TSR_DONE,
  414. true, 20000, true);
  415. }
  416. /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
  417. static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
  418. {
  419. int frame_len;
  420. u32 addr;
  421. struct zynq_gem_priv *priv = dev_get_priv(dev);
  422. struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
  423. if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
  424. return -1;
  425. if (!(current_bd->status &
  426. (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
  427. printf("GEM: SOF or EOF not set for last buffer received!\n");
  428. return -1;
  429. }
  430. frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
  431. if (!frame_len) {
  432. printf("%s: Zero size packet?\n", __func__);
  433. return -1;
  434. }
  435. addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
  436. addr &= ~(ARCH_DMA_MINALIGN - 1);
  437. *packetp = (uchar *)(uintptr_t)addr;
  438. return frame_len;
  439. }
  440. static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
  441. {
  442. struct zynq_gem_priv *priv = dev_get_priv(dev);
  443. struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
  444. struct emac_bd *first_bd;
  445. if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
  446. priv->rx_first_buf = priv->rxbd_current;
  447. } else {
  448. current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
  449. current_bd->status = 0xF0000000; /* FIXME */
  450. }
  451. if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
  452. first_bd = &priv->rx_bd[priv->rx_first_buf];
  453. first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
  454. first_bd->status = 0xF0000000;
  455. }
  456. if ((++priv->rxbd_current) >= RX_BUF)
  457. priv->rxbd_current = 0;
  458. return 0;
  459. }
  460. static void zynq_gem_halt(struct udevice *dev)
  461. {
  462. struct zynq_gem_priv *priv = dev_get_priv(dev);
  463. struct zynq_gem_regs *regs = priv->iobase;
  464. clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
  465. ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
  466. }
  467. static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
  468. int devad, int reg)
  469. {
  470. struct zynq_gem_priv *priv = bus->priv;
  471. int ret;
  472. u16 val;
  473. ret = phyread(priv, addr, reg, &val);
  474. debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
  475. return val;
  476. }
  477. static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
  478. int reg, u16 value)
  479. {
  480. struct zynq_gem_priv *priv = bus->priv;
  481. debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
  482. return phywrite(priv, addr, reg, value);
  483. }
  484. static int zynq_gem_probe(struct udevice *dev)
  485. {
  486. void *bd_space;
  487. struct zynq_gem_priv *priv = dev_get_priv(dev);
  488. int ret;
  489. /* Align rxbuffers to ARCH_DMA_MINALIGN */
  490. priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
  491. memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
  492. /* Align bd_space to MMU_SECTION_SHIFT */
  493. bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
  494. mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
  495. BD_SPACE, DCACHE_OFF);
  496. /* Initialize the bd spaces for tx and rx bd's */
  497. priv->tx_bd = (struct emac_bd *)bd_space;
  498. priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
  499. priv->bus = mdio_alloc();
  500. priv->bus->read = zynq_gem_miiphy_read;
  501. priv->bus->write = zynq_gem_miiphy_write;
  502. priv->bus->priv = priv;
  503. strcpy(priv->bus->name, "gem");
  504. ret = mdio_register(priv->bus);
  505. if (ret)
  506. return ret;
  507. zynq_phy_init(dev);
  508. return 0;
  509. }
  510. static int zynq_gem_remove(struct udevice *dev)
  511. {
  512. struct zynq_gem_priv *priv = dev_get_priv(dev);
  513. free(priv->phydev);
  514. mdio_unregister(priv->bus);
  515. mdio_free(priv->bus);
  516. return 0;
  517. }
  518. static const struct eth_ops zynq_gem_ops = {
  519. .start = zynq_gem_init,
  520. .send = zynq_gem_send,
  521. .recv = zynq_gem_recv,
  522. .free_pkt = zynq_gem_free_pkt,
  523. .stop = zynq_gem_halt,
  524. .write_hwaddr = zynq_gem_setup_mac,
  525. };
  526. static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
  527. {
  528. struct eth_pdata *pdata = dev_get_platdata(dev);
  529. struct zynq_gem_priv *priv = dev_get_priv(dev);
  530. int offset = 0;
  531. const char *phy_mode;
  532. pdata->iobase = (phys_addr_t)dev_get_addr(dev);
  533. priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
  534. /* Hardcode for now */
  535. priv->emio = 0;
  536. priv->phyaddr = -1;
  537. offset = fdtdec_lookup_phandle(gd->fdt_blob, dev->of_offset,
  538. "phy-handle");
  539. if (offset > 0)
  540. priv->phyaddr = fdtdec_get_int(gd->fdt_blob, offset, "reg", -1);
  541. phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL);
  542. if (phy_mode)
  543. pdata->phy_interface = phy_get_interface_by_name(phy_mode);
  544. if (pdata->phy_interface == -1) {
  545. debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
  546. return -EINVAL;
  547. }
  548. priv->interface = pdata->phy_interface;
  549. printf("ZYNQ GEM: %lx, phyaddr %d, interface %s\n", (ulong)priv->iobase,
  550. priv->phyaddr, phy_string_for_interface(priv->interface));
  551. return 0;
  552. }
  553. static const struct udevice_id zynq_gem_ids[] = {
  554. { .compatible = "cdns,zynqmp-gem" },
  555. { .compatible = "cdns,zynq-gem" },
  556. { .compatible = "cdns,gem" },
  557. { }
  558. };
  559. U_BOOT_DRIVER(zynq_gem) = {
  560. .name = "zynq_gem",
  561. .id = UCLASS_ETH,
  562. .of_match = zynq_gem_ids,
  563. .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
  564. .probe = zynq_gem_probe,
  565. .remove = zynq_gem_remove,
  566. .ops = &zynq_gem_ops,
  567. .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
  568. .platdata_auto_alloc_size = sizeof(struct eth_pdata),
  569. };