clk.c 1.3 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970
  1. /*
  2. * (C) Copyright 2014 - 2015 Xilinx, Inc.
  3. * Michal Simek <michal.simek@xilinx.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <asm/arch/clk.h>
  9. #include <asm/arch/hardware.h>
  10. #include <asm/arch/sys_proto.h>
  11. DECLARE_GLOBAL_DATA_PTR;
  12. unsigned long get_uart_clk(int dev_id)
  13. {
  14. u32 ver = zynqmp_get_silicon_version();
  15. switch (ver) {
  16. case ZYNQMP_CSU_VERSION_VELOCE:
  17. return 48000;
  18. case ZYNQMP_CSU_VERSION_EP108:
  19. return 25000000;
  20. case ZYNQMP_CSU_VERSION_QEMU:
  21. return 133000000;
  22. }
  23. return 100000000;
  24. }
  25. unsigned long zynqmp_get_system_timer_freq(void)
  26. {
  27. u32 ver = zynqmp_get_silicon_version();
  28. switch (ver) {
  29. case ZYNQMP_CSU_VERSION_VELOCE:
  30. return 10000;
  31. case ZYNQMP_CSU_VERSION_EP108:
  32. return 4000000;
  33. case ZYNQMP_CSU_VERSION_QEMU:
  34. return 50000000;
  35. }
  36. return 100000000;
  37. }
  38. #ifdef CONFIG_CLOCKS
  39. /**
  40. * set_cpu_clk_info() - Initialize clock framework
  41. * Always returns zero.
  42. *
  43. * This function is called from common code after relocation and sets up the
  44. * clock framework. The framework must not be used before this function had been
  45. * called.
  46. */
  47. int set_cpu_clk_info(void)
  48. {
  49. gd->cpu_clk = get_tbclk();
  50. /* Support Veloce to show at least 1MHz via bdi */
  51. if (gd->cpu_clk > 1000000)
  52. gd->bd->bi_arm_freq = gd->cpu_clk / 1000000;
  53. else
  54. gd->bd->bi_arm_freq = 1;
  55. gd->bd->bi_dsp_freq = 0;
  56. return 0;
  57. }
  58. #endif