zynq_gpio.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Xilinx Zynq GPIO device driver
  4. *
  5. * Copyright (C) 2015 DAVE Embedded Systems <devel@dave.eu>
  6. *
  7. * Most of code taken from linux kernel driver (linux/drivers/gpio/gpio-zynq.c)
  8. * Copyright (C) 2009 - 2014 Xilinx, Inc.
  9. */
  10. #include <common.h>
  11. #include <asm/gpio.h>
  12. #include <asm/io.h>
  13. #include <linux/errno.h>
  14. #include <dm.h>
  15. #include <fdtdec.h>
  16. /* Maximum banks */
  17. #define ZYNQ_GPIO_MAX_BANK 4
  18. #define ZYNQ_GPIO_BANK0_NGPIO 32
  19. #define ZYNQ_GPIO_BANK1_NGPIO 22
  20. #define ZYNQ_GPIO_BANK2_NGPIO 32
  21. #define ZYNQ_GPIO_BANK3_NGPIO 32
  22. #define ZYNQ_GPIO_NR_GPIOS (ZYNQ_GPIO_BANK0_NGPIO + \
  23. ZYNQ_GPIO_BANK1_NGPIO + \
  24. ZYNQ_GPIO_BANK2_NGPIO + \
  25. ZYNQ_GPIO_BANK3_NGPIO)
  26. #define ZYNQMP_GPIO_MAX_BANK 6
  27. #define ZYNQMP_GPIO_BANK0_NGPIO 26
  28. #define ZYNQMP_GPIO_BANK1_NGPIO 26
  29. #define ZYNQMP_GPIO_BANK2_NGPIO 26
  30. #define ZYNQMP_GPIO_BANK3_NGPIO 32
  31. #define ZYNQMP_GPIO_BANK4_NGPIO 32
  32. #define ZYNQMP_GPIO_BANK5_NGPIO 32
  33. #define ZYNQMP_GPIO_NR_GPIOS 174
  34. #define ZYNQ_GPIO_BANK0_PIN_MIN(str) 0
  35. #define ZYNQ_GPIO_BANK0_PIN_MAX(str) (ZYNQ_GPIO_BANK0_PIN_MIN(str) + \
  36. ZYNQ##str##_GPIO_BANK0_NGPIO - 1)
  37. #define ZYNQ_GPIO_BANK1_PIN_MIN(str) (ZYNQ_GPIO_BANK0_PIN_MAX(str) + 1)
  38. #define ZYNQ_GPIO_BANK1_PIN_MAX(str) (ZYNQ_GPIO_BANK1_PIN_MIN(str) + \
  39. ZYNQ##str##_GPIO_BANK1_NGPIO - 1)
  40. #define ZYNQ_GPIO_BANK2_PIN_MIN(str) (ZYNQ_GPIO_BANK1_PIN_MAX(str) + 1)
  41. #define ZYNQ_GPIO_BANK2_PIN_MAX(str) (ZYNQ_GPIO_BANK2_PIN_MIN(str) + \
  42. ZYNQ##str##_GPIO_BANK2_NGPIO - 1)
  43. #define ZYNQ_GPIO_BANK3_PIN_MIN(str) (ZYNQ_GPIO_BANK2_PIN_MAX(str) + 1)
  44. #define ZYNQ_GPIO_BANK3_PIN_MAX(str) (ZYNQ_GPIO_BANK3_PIN_MIN(str) + \
  45. ZYNQ##str##_GPIO_BANK3_NGPIO - 1)
  46. #define ZYNQ_GPIO_BANK4_PIN_MIN(str) (ZYNQ_GPIO_BANK3_PIN_MAX(str) + 1)
  47. #define ZYNQ_GPIO_BANK4_PIN_MAX(str) (ZYNQ_GPIO_BANK4_PIN_MIN(str) + \
  48. ZYNQ##str##_GPIO_BANK4_NGPIO - 1)
  49. #define ZYNQ_GPIO_BANK5_PIN_MIN(str) (ZYNQ_GPIO_BANK4_PIN_MAX(str) + 1)
  50. #define ZYNQ_GPIO_BANK5_PIN_MAX(str) (ZYNQ_GPIO_BANK5_PIN_MIN(str) + \
  51. ZYNQ##str##_GPIO_BANK5_NGPIO - 1)
  52. /* Register offsets for the GPIO device */
  53. /* LSW Mask & Data -WO */
  54. #define ZYNQ_GPIO_DATA_LSW_OFFSET(BANK) (0x000 + (8 * BANK))
  55. /* MSW Mask & Data -WO */
  56. #define ZYNQ_GPIO_DATA_MSW_OFFSET(BANK) (0x004 + (8 * BANK))
  57. /* Data Register-RW */
  58. #define ZYNQ_GPIO_DATA_RO_OFFSET(BANK) (0x060 + (4 * BANK))
  59. /* Direction mode reg-RW */
  60. #define ZYNQ_GPIO_DIRM_OFFSET(BANK) (0x204 + (0x40 * BANK))
  61. /* Output enable reg-RW */
  62. #define ZYNQ_GPIO_OUTEN_OFFSET(BANK) (0x208 + (0x40 * BANK))
  63. /* Interrupt mask reg-RO */
  64. #define ZYNQ_GPIO_INTMASK_OFFSET(BANK) (0x20C + (0x40 * BANK))
  65. /* Interrupt enable reg-WO */
  66. #define ZYNQ_GPIO_INTEN_OFFSET(BANK) (0x210 + (0x40 * BANK))
  67. /* Interrupt disable reg-WO */
  68. #define ZYNQ_GPIO_INTDIS_OFFSET(BANK) (0x214 + (0x40 * BANK))
  69. /* Interrupt status reg-RO */
  70. #define ZYNQ_GPIO_INTSTS_OFFSET(BANK) (0x218 + (0x40 * BANK))
  71. /* Interrupt type reg-RW */
  72. #define ZYNQ_GPIO_INTTYPE_OFFSET(BANK) (0x21C + (0x40 * BANK))
  73. /* Interrupt polarity reg-RW */
  74. #define ZYNQ_GPIO_INTPOL_OFFSET(BANK) (0x220 + (0x40 * BANK))
  75. /* Interrupt on any, reg-RW */
  76. #define ZYNQ_GPIO_INTANY_OFFSET(BANK) (0x224 + (0x40 * BANK))
  77. /* Disable all interrupts mask */
  78. #define ZYNQ_GPIO_IXR_DISABLE_ALL 0xFFFFFFFF
  79. /* Mid pin number of a bank */
  80. #define ZYNQ_GPIO_MID_PIN_NUM 16
  81. /* GPIO upper 16 bit mask */
  82. #define ZYNQ_GPIO_UPPER_MASK 0xFFFF0000
  83. struct zynq_gpio_platdata {
  84. phys_addr_t base;
  85. const struct zynq_platform_data *p_data;
  86. };
  87. /**
  88. * struct zynq_platform_data - zynq gpio platform data structure
  89. * @label: string to store in gpio->label
  90. * @ngpio: max number of gpio pins
  91. * @max_bank: maximum number of gpio banks
  92. * @bank_min: this array represents bank's min pin
  93. * @bank_max: this array represents bank's max pin
  94. */
  95. struct zynq_platform_data {
  96. const char *label;
  97. u16 ngpio;
  98. u32 max_bank;
  99. u32 bank_min[ZYNQMP_GPIO_MAX_BANK];
  100. u32 bank_max[ZYNQMP_GPIO_MAX_BANK];
  101. };
  102. static const struct zynq_platform_data zynqmp_gpio_def = {
  103. .label = "zynqmp_gpio",
  104. .ngpio = ZYNQMP_GPIO_NR_GPIOS,
  105. .max_bank = ZYNQMP_GPIO_MAX_BANK,
  106. .bank_min[0] = ZYNQ_GPIO_BANK0_PIN_MIN(MP),
  107. .bank_max[0] = ZYNQ_GPIO_BANK0_PIN_MAX(MP),
  108. .bank_min[1] = ZYNQ_GPIO_BANK1_PIN_MIN(MP),
  109. .bank_max[1] = ZYNQ_GPIO_BANK1_PIN_MAX(MP),
  110. .bank_min[2] = ZYNQ_GPIO_BANK2_PIN_MIN(MP),
  111. .bank_max[2] = ZYNQ_GPIO_BANK2_PIN_MAX(MP),
  112. .bank_min[3] = ZYNQ_GPIO_BANK3_PIN_MIN(MP),
  113. .bank_max[3] = ZYNQ_GPIO_BANK3_PIN_MAX(MP),
  114. .bank_min[4] = ZYNQ_GPIO_BANK4_PIN_MIN(MP),
  115. .bank_max[4] = ZYNQ_GPIO_BANK4_PIN_MAX(MP),
  116. .bank_min[5] = ZYNQ_GPIO_BANK5_PIN_MIN(MP),
  117. .bank_max[5] = ZYNQ_GPIO_BANK5_PIN_MAX(MP),
  118. };
  119. static const struct zynq_platform_data zynq_gpio_def = {
  120. .label = "zynq_gpio",
  121. .ngpio = ZYNQ_GPIO_NR_GPIOS,
  122. .max_bank = ZYNQ_GPIO_MAX_BANK,
  123. .bank_min[0] = ZYNQ_GPIO_BANK0_PIN_MIN(),
  124. .bank_max[0] = ZYNQ_GPIO_BANK0_PIN_MAX(),
  125. .bank_min[1] = ZYNQ_GPIO_BANK1_PIN_MIN(),
  126. .bank_max[1] = ZYNQ_GPIO_BANK1_PIN_MAX(),
  127. .bank_min[2] = ZYNQ_GPIO_BANK2_PIN_MIN(),
  128. .bank_max[2] = ZYNQ_GPIO_BANK2_PIN_MAX(),
  129. .bank_min[3] = ZYNQ_GPIO_BANK3_PIN_MIN(),
  130. .bank_max[3] = ZYNQ_GPIO_BANK3_PIN_MAX(),
  131. };
  132. /**
  133. * zynq_gpio_get_bank_pin - Get the bank number and pin number within that bank
  134. * for a given pin in the GPIO device
  135. * @pin_num: gpio pin number within the device
  136. * @bank_num: an output parameter used to return the bank number of the gpio
  137. * pin
  138. * @bank_pin_num: an output parameter used to return pin number within a bank
  139. * for the given gpio pin
  140. *
  141. * Returns the bank number and pin offset within the bank.
  142. */
  143. static inline void zynq_gpio_get_bank_pin(unsigned int pin_num,
  144. unsigned int *bank_num,
  145. unsigned int *bank_pin_num,
  146. struct udevice *dev)
  147. {
  148. struct zynq_gpio_platdata *platdata = dev_get_platdata(dev);
  149. u32 bank;
  150. for (bank = 0; bank < platdata->p_data->max_bank; bank++) {
  151. if (pin_num >= platdata->p_data->bank_min[bank] &&
  152. pin_num <= platdata->p_data->bank_max[bank]) {
  153. *bank_num = bank;
  154. *bank_pin_num = pin_num -
  155. platdata->p_data->bank_min[bank];
  156. return;
  157. }
  158. }
  159. if (bank >= platdata->p_data->max_bank) {
  160. printf("Invalid bank and pin num\n");
  161. *bank_num = 0;
  162. *bank_pin_num = 0;
  163. }
  164. }
  165. static int gpio_is_valid(unsigned gpio, struct udevice *dev)
  166. {
  167. struct zynq_gpio_platdata *platdata = dev_get_platdata(dev);
  168. return gpio < platdata->p_data->ngpio;
  169. }
  170. static int check_gpio(unsigned gpio, struct udevice *dev)
  171. {
  172. if (!gpio_is_valid(gpio, dev)) {
  173. printf("ERROR : check_gpio: invalid GPIO %d\n", gpio);
  174. return -1;
  175. }
  176. return 0;
  177. }
  178. static int zynq_gpio_get_value(struct udevice *dev, unsigned gpio)
  179. {
  180. u32 data;
  181. unsigned int bank_num, bank_pin_num;
  182. struct zynq_gpio_platdata *platdata = dev_get_platdata(dev);
  183. if (check_gpio(gpio, dev) < 0)
  184. return -1;
  185. zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
  186. data = readl(platdata->base +
  187. ZYNQ_GPIO_DATA_RO_OFFSET(bank_num));
  188. return (data >> bank_pin_num) & 1;
  189. }
  190. static int zynq_gpio_set_value(struct udevice *dev, unsigned gpio, int value)
  191. {
  192. unsigned int reg_offset, bank_num, bank_pin_num;
  193. struct zynq_gpio_platdata *platdata = dev_get_platdata(dev);
  194. if (check_gpio(gpio, dev) < 0)
  195. return -1;
  196. zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
  197. if (bank_pin_num >= ZYNQ_GPIO_MID_PIN_NUM) {
  198. /* only 16 data bits in bit maskable reg */
  199. bank_pin_num -= ZYNQ_GPIO_MID_PIN_NUM;
  200. reg_offset = ZYNQ_GPIO_DATA_MSW_OFFSET(bank_num);
  201. } else {
  202. reg_offset = ZYNQ_GPIO_DATA_LSW_OFFSET(bank_num);
  203. }
  204. /*
  205. * get the 32 bit value to be written to the mask/data register where
  206. * the upper 16 bits is the mask and lower 16 bits is the data
  207. */
  208. value = !!value;
  209. value = ~(1 << (bank_pin_num + ZYNQ_GPIO_MID_PIN_NUM)) &
  210. ((value << bank_pin_num) | ZYNQ_GPIO_UPPER_MASK);
  211. writel(value, platdata->base + reg_offset);
  212. return 0;
  213. }
  214. static int zynq_gpio_direction_input(struct udevice *dev, unsigned gpio)
  215. {
  216. u32 reg;
  217. unsigned int bank_num, bank_pin_num;
  218. struct zynq_gpio_platdata *platdata = dev_get_platdata(dev);
  219. if (check_gpio(gpio, dev) < 0)
  220. return -1;
  221. zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
  222. /* bank 0 pins 7 and 8 are special and cannot be used as inputs */
  223. if (bank_num == 0 && (bank_pin_num == 7 || bank_pin_num == 8))
  224. return -1;
  225. /* clear the bit in direction mode reg to set the pin as input */
  226. reg = readl(platdata->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
  227. reg &= ~BIT(bank_pin_num);
  228. writel(reg, platdata->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
  229. return 0;
  230. }
  231. static int zynq_gpio_direction_output(struct udevice *dev, unsigned gpio,
  232. int value)
  233. {
  234. u32 reg;
  235. unsigned int bank_num, bank_pin_num;
  236. struct zynq_gpio_platdata *platdata = dev_get_platdata(dev);
  237. if (check_gpio(gpio, dev) < 0)
  238. return -1;
  239. zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
  240. /* set the GPIO pin as output */
  241. reg = readl(platdata->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
  242. reg |= BIT(bank_pin_num);
  243. writel(reg, platdata->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
  244. /* configure the output enable reg for the pin */
  245. reg = readl(platdata->base + ZYNQ_GPIO_OUTEN_OFFSET(bank_num));
  246. reg |= BIT(bank_pin_num);
  247. writel(reg, platdata->base + ZYNQ_GPIO_OUTEN_OFFSET(bank_num));
  248. /* set the state of the pin */
  249. gpio_set_value(gpio, value);
  250. return 0;
  251. }
  252. static int zynq_gpio_get_function(struct udevice *dev, unsigned offset)
  253. {
  254. u32 reg;
  255. unsigned int bank_num, bank_pin_num;
  256. struct zynq_gpio_platdata *platdata = dev_get_platdata(dev);
  257. if (check_gpio(offset, dev) < 0)
  258. return -1;
  259. zynq_gpio_get_bank_pin(offset, &bank_num, &bank_pin_num, dev);
  260. /* set the GPIO pin as output */
  261. reg = readl(platdata->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
  262. reg &= BIT(bank_pin_num);
  263. if (reg)
  264. return GPIOF_OUTPUT;
  265. else
  266. return GPIOF_INPUT;
  267. }
  268. static const struct dm_gpio_ops gpio_zynq_ops = {
  269. .direction_input = zynq_gpio_direction_input,
  270. .direction_output = zynq_gpio_direction_output,
  271. .get_value = zynq_gpio_get_value,
  272. .set_value = zynq_gpio_set_value,
  273. .get_function = zynq_gpio_get_function,
  274. };
  275. static const struct udevice_id zynq_gpio_ids[] = {
  276. { .compatible = "xlnx,zynq-gpio-1.0",
  277. .data = (ulong)&zynq_gpio_def},
  278. { .compatible = "xlnx,zynqmp-gpio-1.0",
  279. .data = (ulong)&zynqmp_gpio_def},
  280. { }
  281. };
  282. static int zynq_gpio_probe(struct udevice *dev)
  283. {
  284. struct zynq_gpio_platdata *platdata = dev_get_platdata(dev);
  285. struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
  286. const void *label_ptr;
  287. label_ptr = dev_read_prop(dev, "label", NULL);
  288. if (label_ptr) {
  289. uc_priv->bank_name = strdup(label_ptr);
  290. if (!uc_priv->bank_name)
  291. return -ENOMEM;
  292. } else {
  293. uc_priv->bank_name = dev->name;
  294. }
  295. if (platdata->p_data)
  296. uc_priv->gpio_count = platdata->p_data->ngpio;
  297. return 0;
  298. }
  299. static int zynq_gpio_ofdata_to_platdata(struct udevice *dev)
  300. {
  301. struct zynq_gpio_platdata *platdata = dev_get_platdata(dev);
  302. platdata->base = (phys_addr_t)dev_read_addr(dev);
  303. platdata->p_data =
  304. (struct zynq_platform_data *)dev_get_driver_data(dev);
  305. return 0;
  306. }
  307. U_BOOT_DRIVER(gpio_zynq) = {
  308. .name = "gpio_zynq",
  309. .id = UCLASS_GPIO,
  310. .ops = &gpio_zynq_ops,
  311. .of_match = zynq_gpio_ids,
  312. .ofdata_to_platdata = zynq_gpio_ofdata_to_platdata,
  313. .probe = zynq_gpio_probe,
  314. .platdata_auto_alloc_size = sizeof(struct zynq_gpio_platdata),
  315. };