zynq-cse-nor.dts 1.8 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Xilinx CSE NOR board DTS
  4. *
  5. * Copyright (C) 2018 Xilinx, Inc.
  6. */
  7. /dts-v1/;
  8. #include "zynq-7000.dtsi"
  9. / {
  10. #address-cells = <1>;
  11. #size-cells = <1>;
  12. model = "Zynq CSE NOR Board";
  13. compatible = "xlnx,zynq-cse-nor", "xlnx,zynq-7000";
  14. aliases {
  15. serial0 = &dcc;
  16. };
  17. memory@fffc0000 {
  18. device_type = "memory";
  19. reg = <0xFFFC0000 0x40000>;
  20. };
  21. chosen {
  22. stdout-path = "serial0:115200n8";
  23. };
  24. dcc: dcc {
  25. compatible = "arm,dcc";
  26. status = "disabled";
  27. u-boot,dm-pre-reloc;
  28. };
  29. amba: amba {
  30. compatible = "simple-bus";
  31. #address-cells = <1>;
  32. #size-cells = <1>;
  33. interrupt-parent = <&intc>;
  34. ranges;
  35. intc: interrupt-controller@f8f01000 {
  36. compatible = "arm,cortex-a9-gic";
  37. #interrupt-cells = <3>;
  38. interrupt-controller;
  39. reg = <0xF8F01000 0x1000>,
  40. <0xF8F00100 0x100>;
  41. };
  42. slcr: slcr@f8000000 {
  43. #address-cells = <1>;
  44. #size-cells = <1>;
  45. compatible = "xlnx,zynq-slcr", "syscon", "simple-bus";
  46. reg = <0xF8000000 0x1000>;
  47. ranges;
  48. clkc: clkc@100 {
  49. #clock-cells = <1>;
  50. compatible = "xlnx,ps7-clkc";
  51. clock-output-names = "armpll", "ddrpll",
  52. "iopll", "cpu_6or4x",
  53. "cpu_3or2x", "cpu_2x", "cpu_1x",
  54. "ddr2x", "ddr3x", "dci",
  55. "lqspi", "smc", "pcap", "gem0",
  56. "gem1", "fclk0", "fclk1",
  57. "fclk2", "fclk3", "can0",
  58. "can1", "sdio0", "sdio1",
  59. "uart0", "uart1", "spi0",
  60. "spi1", "dma", "usb0_aper",
  61. "usb1_aper", "gem0_aper",
  62. "gem1_aper", "sdio0_aper",
  63. "sdio1_aper", "spi0_aper",
  64. "spi1_aper", "can0_aper",
  65. "can1_aper", "i2c0_aper",
  66. "i2c1_aper", "uart0_aper",
  67. "uart1_aper", "gpio_aper",
  68. "lqspi_aper", "smc_aper",
  69. "swdt", "dbg_trc", "dbg_apb";
  70. reg = <0x100 0x100>;
  71. };
  72. };
  73. };
  74. };
  75. &dcc {
  76. status = "okay";
  77. };