zynq-cse-nand.dts 1.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Xilinx CSE NAND board DTS
  4. *
  5. * Copyright (C) 2018 Xilinx, Inc.
  6. */
  7. /dts-v1/;
  8. / {
  9. #address-cells = <1>;
  10. #size-cells = <1>;
  11. model = "Zynq CSE NAND Board";
  12. compatible = "xlnx,zynq-cse-nand", "xlnx,zynq-7000";
  13. aliases {
  14. serial0 = &dcc;
  15. };
  16. memory@0 {
  17. device_type = "memory";
  18. reg = <0x0 0x400000>;
  19. };
  20. chosen {
  21. stdout-path = "serial0:115200n8";
  22. };
  23. dcc: dcc {
  24. compatible = "arm,dcc";
  25. status = "disabled";
  26. u-boot,dm-pre-reloc;
  27. };
  28. amba: amba {
  29. u-boot,dm-pre-reloc;
  30. compatible = "simple-bus";
  31. #address-cells = <1>;
  32. #size-cells = <1>;
  33. ranges;
  34. slcr: slcr@f8000000 {
  35. u-boot,dm-pre-reloc;
  36. #address-cells = <1>;
  37. #size-cells = <1>;
  38. compatible = "xlnx,zynq-slcr", "syscon", "simple-bus";
  39. reg = <0xF8000000 0x1000>;
  40. ranges;
  41. clkc: clkc@100 {
  42. u-boot,dm-pre-reloc;
  43. #clock-cells = <1>;
  44. compatible = "xlnx,ps7-clkc";
  45. clock-output-names = "armpll", "ddrpll",
  46. "iopll", "cpu_6or4x",
  47. "cpu_3or2x", "cpu_2x", "cpu_1x",
  48. "ddr2x", "ddr3x", "dci",
  49. "lqspi", "smc", "pcap", "gem0",
  50. "gem1", "fclk0", "fclk1",
  51. "fclk2", "fclk3", "can0",
  52. "can1", "sdio0", "sdio1",
  53. "uart0", "uart1", "spi0",
  54. "spi1", "dma", "usb0_aper",
  55. "usb1_aper", "gem0_aper",
  56. "gem1_aper", "sdio0_aper",
  57. "sdio1_aper", "spi0_aper",
  58. "spi1_aper", "can0_aper",
  59. "can1_aper", "i2c0_aper",
  60. "i2c1_aper", "uart0_aper",
  61. "uart1_aper", "gpio_aper",
  62. "lqspi_aper", "smc_aper",
  63. "swdt", "dbg_trc", "dbg_apb";
  64. reg = <0x100 0x100>;
  65. };
  66. };
  67. };
  68. };
  69. &dcc {
  70. status = "okay";
  71. };