timer.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191
  1. /*
  2. * (C) Copyright 2010
  3. * Marvell Semiconductor <www.marvell.com>
  4. * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
  5. * Contributor: Mahavir Jain <mjain@marvell.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  23. * MA 02110-1301 USA
  24. */
  25. #include <common.h>
  26. #include <asm/arch/armada100.h>
  27. /*
  28. * Timer registers
  29. * Refer Section A.6 in Datasheet
  30. */
  31. struct armd1tmr_registers {
  32. u32 clk_ctrl; /* Timer clk control reg */
  33. u32 match[9]; /* Timer match registers */
  34. u32 count[3]; /* Timer count registers */
  35. u32 status[3];
  36. u32 ie[3];
  37. u32 preload[3]; /* Timer preload value */
  38. u32 preload_ctrl[3];
  39. u32 wdt_match_en;
  40. u32 wdt_match_r;
  41. u32 wdt_val;
  42. u32 wdt_sts;
  43. u32 icr[3];
  44. u32 wdt_icr;
  45. u32 cer; /* Timer count enable reg */
  46. u32 cmr;
  47. u32 ilr[3];
  48. u32 wcr;
  49. u32 wfar;
  50. u32 wsar;
  51. u32 cvwr;
  52. };
  53. #define TIMER 0 /* Use TIMER 0 */
  54. /* Each timer has 3 match registers */
  55. #define MATCH_CMP(x) ((3 * TIMER) + x)
  56. #define TIMER_LOAD_VAL 0xffffffff
  57. #define COUNT_RD_REQ 0x1
  58. DECLARE_GLOBAL_DATA_PTR;
  59. /* Using gd->tbu from timestamp and gd->tbl for lastdec */
  60. /* For preventing risk of instability in reading counter value,
  61. * first set read request to register cvwr and then read same
  62. * register after it captures counter value.
  63. */
  64. ulong read_timer(void)
  65. {
  66. struct armd1tmr_registers *armd1timers =
  67. (struct armd1tmr_registers *) ARMD1_TIMER_BASE;
  68. volatile int loop=100;
  69. writel(COUNT_RD_REQ, &armd1timers->cvwr);
  70. while (loop--);
  71. return(readl(&armd1timers->cvwr));
  72. }
  73. ulong get_timer_masked(void)
  74. {
  75. ulong now = read_timer();
  76. if (now >= gd->tbl) {
  77. /* normal mode */
  78. gd->tbu += now - gd->tbl;
  79. } else {
  80. /* we have an overflow ... */
  81. gd->tbu += now + TIMER_LOAD_VAL - gd->tbl;
  82. }
  83. gd->tbl = now;
  84. return gd->tbu;
  85. }
  86. ulong get_timer(ulong base)
  87. {
  88. return ((get_timer_masked() / (CONFIG_SYS_HZ_CLOCK / 1000)) -
  89. base);
  90. }
  91. void __udelay(unsigned long usec)
  92. {
  93. ulong delayticks;
  94. ulong endtime;
  95. delayticks = (usec * (CONFIG_SYS_HZ_CLOCK / 1000000));
  96. endtime = get_timer_masked() + delayticks;
  97. while (get_timer_masked() < endtime);
  98. }
  99. /*
  100. * init the Timer
  101. */
  102. int timer_init(void)
  103. {
  104. struct armd1apb1_registers *apb1clkres =
  105. (struct armd1apb1_registers *) ARMD1_APBC1_BASE;
  106. struct armd1tmr_registers *armd1timers =
  107. (struct armd1tmr_registers *) ARMD1_TIMER_BASE;
  108. /* Enable Timer clock at 3.25 MHZ */
  109. writel(APBC_APBCLK | APBC_FNCLK | APBC_FNCLKSEL(3), &apb1clkres->timers);
  110. /* load value into timer */
  111. writel(0x0, &armd1timers->clk_ctrl);
  112. /* Use Timer 0 Match Resiger 0 */
  113. writel(TIMER_LOAD_VAL, &armd1timers->match[MATCH_CMP(0)]);
  114. /* Preload value is 0 */
  115. writel(0x0, &armd1timers->preload[TIMER]);
  116. /* Enable match comparator 0 for Timer 0 */
  117. writel(0x1, &armd1timers->preload_ctrl[TIMER]);
  118. /* Enable timer 0 */
  119. writel(0x1, &armd1timers->cer);
  120. /* init the gd->tbu and gd->tbl value */
  121. gd->tbl = read_timer();
  122. gd->tbu = 0;
  123. return 0;
  124. }
  125. #define MPMU_APRR_WDTR (1<<4)
  126. #define TMR_WFAR 0xbaba /* WDT Register First key */
  127. #define TMP_WSAR 0xeb10 /* WDT Register Second key */
  128. /*
  129. * This function uses internal Watchdog Timer
  130. * based reset mechanism.
  131. * Steps to write watchdog registers (protected access)
  132. * 1. Write key value to TMR_WFAR reg.
  133. * 2. Write key value to TMP_WSAR reg.
  134. * 3. Perform write operation.
  135. */
  136. void reset_cpu (unsigned long ignored)
  137. {
  138. struct armd1mpmu_registers *mpmu =
  139. (struct armd1mpmu_registers *) ARMD1_MPMU_BASE;
  140. struct armd1tmr_registers *armd1timers =
  141. (struct armd1tmr_registers *) ARMD1_TIMER_BASE;
  142. u32 val;
  143. /* negate hardware reset to the WDT after system reset */
  144. val = readl(&mpmu->aprr);
  145. val = val | MPMU_APRR_WDTR;
  146. writel(val, &mpmu->aprr);
  147. /* reset/enable WDT clock */
  148. writel(APBC_APBCLK | APBC_FNCLK | APBC_RST, &mpmu->wdtpcr);
  149. readl(&mpmu->wdtpcr);
  150. writel(APBC_APBCLK | APBC_FNCLK, &mpmu->wdtpcr);
  151. readl(&mpmu->wdtpcr);
  152. /* clear previous WDT status */
  153. writel(TMR_WFAR, &armd1timers->wfar);
  154. writel(TMP_WSAR, &armd1timers->wsar);
  155. writel(0, &armd1timers->wdt_sts);
  156. /* set match counter */
  157. writel(TMR_WFAR, &armd1timers->wfar);
  158. writel(TMP_WSAR, &armd1timers->wsar);
  159. writel(0xf, &armd1timers->wdt_match_r);
  160. /* enable WDT reset */
  161. writel(TMR_WFAR, &armd1timers->wfar);
  162. writel(TMP_WSAR, &armd1timers->wsar);
  163. writel(0x3, &armd1timers->wdt_match_en);
  164. while(1);
  165. }