cm_t35.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602
  1. /*
  2. * (C) Copyright 2011 - 2013 CompuLab, Ltd. <www.compulab.co.il>
  3. *
  4. * Authors: Mike Rapoport <mike@compulab.co.il>
  5. * Igor Grinberg <grinberg@compulab.co.il>
  6. *
  7. * Derived from omap3evm and Beagle Board by
  8. * Manikandan Pillai <mani.pillai@ti.com>
  9. * Richard Woodruff <r-woodruff2@ti.com>
  10. * Syed Mohammed Khasim <x0khasim@ti.com>
  11. *
  12. * SPDX-License-Identifier: GPL-2.0+
  13. */
  14. #include <common.h>
  15. #include <status_led.h>
  16. #include <netdev.h>
  17. #include <net.h>
  18. #include <i2c.h>
  19. #include <usb.h>
  20. #include <mmc.h>
  21. #include <nand.h>
  22. #include <twl4030.h>
  23. #include <bmp_layout.h>
  24. #include <linux/compiler.h>
  25. #include <asm/io.h>
  26. #include <asm/arch/mem.h>
  27. #include <asm/arch/mux.h>
  28. #include <asm/arch/mmc_host_def.h>
  29. #include <asm/arch/sys_proto.h>
  30. #include <asm/mach-types.h>
  31. #include <asm/ehci-omap.h>
  32. #include <asm/gpio.h>
  33. #include "eeprom.h"
  34. DECLARE_GLOBAL_DATA_PTR;
  35. const omap3_sysinfo sysinfo = {
  36. DDR_DISCRETE,
  37. "CM-T3x board",
  38. "NAND",
  39. };
  40. static u32 gpmc_net_config[GPMC_MAX_REG] = {
  41. NET_GPMC_CONFIG1,
  42. NET_GPMC_CONFIG2,
  43. NET_GPMC_CONFIG3,
  44. NET_GPMC_CONFIG4,
  45. NET_GPMC_CONFIG5,
  46. NET_GPMC_CONFIG6,
  47. 0
  48. };
  49. static u32 gpmc_nand_config[GPMC_MAX_REG] = {
  50. SMNAND_GPMC_CONFIG1,
  51. SMNAND_GPMC_CONFIG2,
  52. SMNAND_GPMC_CONFIG3,
  53. SMNAND_GPMC_CONFIG4,
  54. SMNAND_GPMC_CONFIG5,
  55. SMNAND_GPMC_CONFIG6,
  56. 0,
  57. };
  58. #ifdef CONFIG_LCD
  59. #ifdef CONFIG_CMD_NAND
  60. static int splash_load_from_nand(u32 bmp_load_addr)
  61. {
  62. struct bmp_header *bmp_hdr;
  63. int res, splash_screen_nand_offset = 0x100000;
  64. size_t bmp_size, bmp_header_size = sizeof(struct bmp_header);
  65. if (bmp_load_addr + bmp_header_size >= gd->start_addr_sp)
  66. goto splash_address_too_high;
  67. res = nand_read_skip_bad(&nand_info[nand_curr_device],
  68. splash_screen_nand_offset, &bmp_header_size,
  69. NULL, nand_info[nand_curr_device].size,
  70. (u_char *)bmp_load_addr);
  71. if (res < 0)
  72. return res;
  73. bmp_hdr = (struct bmp_header *)bmp_load_addr;
  74. bmp_size = le32_to_cpu(bmp_hdr->file_size);
  75. if (bmp_load_addr + bmp_size >= gd->start_addr_sp)
  76. goto splash_address_too_high;
  77. return nand_read_skip_bad(&nand_info[nand_curr_device],
  78. splash_screen_nand_offset, &bmp_size,
  79. NULL, nand_info[nand_curr_device].size,
  80. (u_char *)bmp_load_addr);
  81. splash_address_too_high:
  82. printf("Error: splashimage address too high. Data overwrites U-Boot "
  83. "and/or placed beyond DRAM boundaries.\n");
  84. return -1;
  85. }
  86. #else
  87. static inline int splash_load_from_nand(void)
  88. {
  89. return -1;
  90. }
  91. #endif /* CONFIG_CMD_NAND */
  92. int splash_screen_prepare(void)
  93. {
  94. char *env_splashimage_value;
  95. u32 bmp_load_addr;
  96. env_splashimage_value = getenv("splashimage");
  97. if (env_splashimage_value == NULL)
  98. return -1;
  99. bmp_load_addr = simple_strtoul(env_splashimage_value, 0, 16);
  100. if (bmp_load_addr == 0) {
  101. printf("Error: bad splashimage address specified\n");
  102. return -1;
  103. }
  104. return splash_load_from_nand(bmp_load_addr);
  105. }
  106. #endif /* CONFIG_LCD */
  107. /*
  108. * Routine: board_init
  109. * Description: hardware init.
  110. */
  111. int board_init(void)
  112. {
  113. gpmc_init(); /* in SRAM or SDRAM, finish GPMC */
  114. enable_gpmc_cs_config(gpmc_nand_config, &gpmc_cfg->cs[0],
  115. CONFIG_SYS_NAND_BASE, GPMC_SIZE_16M);
  116. /* board id for Linux */
  117. if (get_cpu_family() == CPU_OMAP34XX)
  118. gd->bd->bi_arch_number = MACH_TYPE_CM_T35;
  119. else
  120. gd->bd->bi_arch_number = MACH_TYPE_CM_T3730;
  121. /* boot param addr */
  122. gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
  123. #if defined(CONFIG_STATUS_LED) && defined(STATUS_LED_BOOT)
  124. status_led_set(STATUS_LED_BOOT, STATUS_LED_ON);
  125. #endif
  126. return 0;
  127. }
  128. static u32 cm_t3x_rev;
  129. /*
  130. * Routine: get_board_rev
  131. * Description: read system revision
  132. */
  133. u32 get_board_rev(void)
  134. {
  135. if (!cm_t3x_rev)
  136. cm_t3x_rev = cm_t3x_eeprom_get_board_rev();
  137. return cm_t3x_rev;
  138. };
  139. /*
  140. * Routine: misc_init_r
  141. * Description: display die ID
  142. */
  143. int misc_init_r(void)
  144. {
  145. u32 board_rev = get_board_rev();
  146. u32 rev_major = board_rev / 100;
  147. u32 rev_minor = board_rev - (rev_major * 100);
  148. if ((rev_minor / 10) * 10 == rev_minor)
  149. rev_minor = rev_minor / 10;
  150. printf("PCB: %u.%u\n", rev_major, rev_minor);
  151. dieid_num_r();
  152. return 0;
  153. }
  154. /*
  155. * Routine: set_muxconf_regs
  156. * Description: Setting up the configuration Mux registers specific to the
  157. * hardware. Many pins need to be moved from protect to primary
  158. * mode.
  159. */
  160. static void cm_t3x_set_common_muxconf(void)
  161. {
  162. /* SDRC */
  163. MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)); /*SDRC_D0*/
  164. MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)); /*SDRC_D1*/
  165. MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)); /*SDRC_D2*/
  166. MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)); /*SDRC_D3*/
  167. MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)); /*SDRC_D4*/
  168. MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)); /*SDRC_D5*/
  169. MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)); /*SDRC_D6*/
  170. MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)); /*SDRC_D7*/
  171. MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)); /*SDRC_D8*/
  172. MUX_VAL(CP(SDRC_D9), (IEN | PTD | DIS | M0)); /*SDRC_D9*/
  173. MUX_VAL(CP(SDRC_D10), (IEN | PTD | DIS | M0)); /*SDRC_D10*/
  174. MUX_VAL(CP(SDRC_D11), (IEN | PTD | DIS | M0)); /*SDRC_D11*/
  175. MUX_VAL(CP(SDRC_D12), (IEN | PTD | DIS | M0)); /*SDRC_D12*/
  176. MUX_VAL(CP(SDRC_D13), (IEN | PTD | DIS | M0)); /*SDRC_D13*/
  177. MUX_VAL(CP(SDRC_D14), (IEN | PTD | DIS | M0)); /*SDRC_D14*/
  178. MUX_VAL(CP(SDRC_D15), (IEN | PTD | DIS | M0)); /*SDRC_D15*/
  179. MUX_VAL(CP(SDRC_D16), (IEN | PTD | DIS | M0)); /*SDRC_D16*/
  180. MUX_VAL(CP(SDRC_D17), (IEN | PTD | DIS | M0)); /*SDRC_D17*/
  181. MUX_VAL(CP(SDRC_D18), (IEN | PTD | DIS | M0)); /*SDRC_D18*/
  182. MUX_VAL(CP(SDRC_D19), (IEN | PTD | DIS | M0)); /*SDRC_D19*/
  183. MUX_VAL(CP(SDRC_D20), (IEN | PTD | DIS | M0)); /*SDRC_D20*/
  184. MUX_VAL(CP(SDRC_D21), (IEN | PTD | DIS | M0)); /*SDRC_D21*/
  185. MUX_VAL(CP(SDRC_D22), (IEN | PTD | DIS | M0)); /*SDRC_D22*/
  186. MUX_VAL(CP(SDRC_D23), (IEN | PTD | DIS | M0)); /*SDRC_D23*/
  187. MUX_VAL(CP(SDRC_D24), (IEN | PTD | DIS | M0)); /*SDRC_D24*/
  188. MUX_VAL(CP(SDRC_D25), (IEN | PTD | DIS | M0)); /*SDRC_D25*/
  189. MUX_VAL(CP(SDRC_D26), (IEN | PTD | DIS | M0)); /*SDRC_D26*/
  190. MUX_VAL(CP(SDRC_D27), (IEN | PTD | DIS | M0)); /*SDRC_D27*/
  191. MUX_VAL(CP(SDRC_D28), (IEN | PTD | DIS | M0)); /*SDRC_D28*/
  192. MUX_VAL(CP(SDRC_D29), (IEN | PTD | DIS | M0)); /*SDRC_D29*/
  193. MUX_VAL(CP(SDRC_D30), (IEN | PTD | DIS | M0)); /*SDRC_D30*/
  194. MUX_VAL(CP(SDRC_D31), (IEN | PTD | DIS | M0)); /*SDRC_D31*/
  195. MUX_VAL(CP(SDRC_CLK), (IEN | PTD | DIS | M0)); /*SDRC_CLK*/
  196. MUX_VAL(CP(SDRC_DQS0), (IEN | PTD | DIS | M0)); /*SDRC_DQS0*/
  197. MUX_VAL(CP(SDRC_DQS1), (IEN | PTD | DIS | M0)); /*SDRC_DQS1*/
  198. MUX_VAL(CP(SDRC_DQS2), (IEN | PTD | DIS | M0)); /*SDRC_DQS2*/
  199. MUX_VAL(CP(SDRC_DQS3), (IEN | PTD | DIS | M0)); /*SDRC_DQS3*/
  200. MUX_VAL(CP(SDRC_CKE0), (IDIS | PTU | EN | M0)); /*SDRC_CKE0*/
  201. MUX_VAL(CP(SDRC_CKE1), (IDIS | PTD | DIS | M7)); /*SDRC_CKE1*/
  202. /* GPMC */
  203. MUX_VAL(CP(GPMC_A1), (IDIS | PTU | EN | M0)); /*GPMC_A1*/
  204. MUX_VAL(CP(GPMC_A2), (IDIS | PTU | EN | M0)); /*GPMC_A2*/
  205. MUX_VAL(CP(GPMC_A3), (IDIS | PTU | EN | M0)); /*GPMC_A3*/
  206. MUX_VAL(CP(GPMC_A4), (IDIS | PTU | EN | M0)); /*GPMC_A4*/
  207. MUX_VAL(CP(GPMC_A5), (IDIS | PTU | EN | M0)); /*GPMC_A5*/
  208. MUX_VAL(CP(GPMC_A6), (IDIS | PTU | EN | M0)); /*GPMC_A6*/
  209. MUX_VAL(CP(GPMC_A7), (IDIS | PTU | EN | M0)); /*GPMC_A7*/
  210. MUX_VAL(CP(GPMC_A8), (IDIS | PTU | EN | M0)); /*GPMC_A8*/
  211. MUX_VAL(CP(GPMC_A9), (IDIS | PTU | EN | M0)); /*GPMC_A9*/
  212. MUX_VAL(CP(GPMC_A10), (IDIS | PTU | EN | M0)); /*GPMC_A10*/
  213. MUX_VAL(CP(GPMC_D0), (IEN | PTU | EN | M0)); /*GPMC_D0*/
  214. MUX_VAL(CP(GPMC_D1), (IEN | PTU | EN | M0)); /*GPMC_D1*/
  215. MUX_VAL(CP(GPMC_D2), (IEN | PTU | EN | M0)); /*GPMC_D2*/
  216. MUX_VAL(CP(GPMC_D3), (IEN | PTU | EN | M0)); /*GPMC_D3*/
  217. MUX_VAL(CP(GPMC_D4), (IEN | PTU | EN | M0)); /*GPMC_D4*/
  218. MUX_VAL(CP(GPMC_D5), (IEN | PTU | EN | M0)); /*GPMC_D5*/
  219. MUX_VAL(CP(GPMC_D6), (IEN | PTU | EN | M0)); /*GPMC_D6*/
  220. MUX_VAL(CP(GPMC_D7), (IEN | PTU | EN | M0)); /*GPMC_D7*/
  221. MUX_VAL(CP(GPMC_D8), (IEN | PTU | EN | M0)); /*GPMC_D8*/
  222. MUX_VAL(CP(GPMC_D9), (IEN | PTU | EN | M0)); /*GPMC_D9*/
  223. MUX_VAL(CP(GPMC_D10), (IEN | PTU | EN | M0)); /*GPMC_D10*/
  224. MUX_VAL(CP(GPMC_D11), (IEN | PTU | EN | M0)); /*GPMC_D11*/
  225. MUX_VAL(CP(GPMC_D12), (IEN | PTU | EN | M0)); /*GPMC_D12*/
  226. MUX_VAL(CP(GPMC_D13), (IEN | PTU | EN | M0)); /*GPMC_D13*/
  227. MUX_VAL(CP(GPMC_D14), (IEN | PTU | EN | M0)); /*GPMC_D14*/
  228. MUX_VAL(CP(GPMC_D15), (IEN | PTU | EN | M0)); /*GPMC_D15*/
  229. MUX_VAL(CP(GPMC_NCS0), (IDIS | PTU | EN | M0)); /*GPMC_nCS0*/
  230. /* SB-T35 Ethernet */
  231. MUX_VAL(CP(GPMC_NCS4), (IEN | PTU | EN | M0)); /*GPMC_nCS4*/
  232. /* DVI enable */
  233. MUX_VAL(CP(GPMC_NCS3), (IDIS | PTU | DIS | M4));/*GPMC_nCS3*/
  234. /* CM-T3x Ethernet */
  235. MUX_VAL(CP(GPMC_NCS5), (IDIS | PTU | DIS | M0)); /*GPMC_nCS5*/
  236. MUX_VAL(CP(GPMC_CLK), (IEN | PTD | DIS | M4)); /*GPIO_59*/
  237. MUX_VAL(CP(GPMC_NADV_ALE), (IDIS | PTD | DIS | M0)); /*nADV_ALE*/
  238. MUX_VAL(CP(GPMC_NOE), (IDIS | PTD | DIS | M0)); /*nOE*/
  239. MUX_VAL(CP(GPMC_NWE), (IDIS | PTD | DIS | M0)); /*nWE*/
  240. MUX_VAL(CP(GPMC_NBE0_CLE), (IDIS | PTU | EN | M0)); /*nBE0_CLE*/
  241. MUX_VAL(CP(GPMC_NBE1), (IDIS | PTD | DIS | M4)); /*GPIO_61*/
  242. MUX_VAL(CP(GPMC_NWP), (IEN | PTD | DIS | M0)); /*nWP*/
  243. MUX_VAL(CP(GPMC_WAIT0), (IEN | PTU | EN | M0)); /*WAIT0*/
  244. /* DSS */
  245. MUX_VAL(CP(DSS_PCLK), (IDIS | PTD | DIS | M0)); /*DSS_PCLK*/
  246. MUX_VAL(CP(DSS_HSYNC), (IDIS | PTD | DIS | M0)); /*DSS_HSYNC*/
  247. MUX_VAL(CP(DSS_VSYNC), (IDIS | PTD | DIS | M0)); /*DSS_VSYNC*/
  248. MUX_VAL(CP(DSS_ACBIAS), (IDIS | PTD | DIS | M0)); /*DSS_ACBIAS*/
  249. MUX_VAL(CP(DSS_DATA6), (IDIS | PTD | DIS | M0)); /*DSS_DATA6*/
  250. MUX_VAL(CP(DSS_DATA7), (IDIS | PTD | DIS | M0)); /*DSS_DATA7*/
  251. MUX_VAL(CP(DSS_DATA8), (IDIS | PTD | DIS | M0)); /*DSS_DATA8*/
  252. MUX_VAL(CP(DSS_DATA9), (IDIS | PTD | DIS | M0)); /*DSS_DATA9*/
  253. MUX_VAL(CP(DSS_DATA10), (IDIS | PTD | DIS | M0)); /*DSS_DATA10*/
  254. MUX_VAL(CP(DSS_DATA11), (IDIS | PTD | DIS | M0)); /*DSS_DATA11*/
  255. MUX_VAL(CP(DSS_DATA12), (IDIS | PTD | DIS | M0)); /*DSS_DATA12*/
  256. MUX_VAL(CP(DSS_DATA13), (IDIS | PTD | DIS | M0)); /*DSS_DATA13*/
  257. MUX_VAL(CP(DSS_DATA14), (IDIS | PTD | DIS | M0)); /*DSS_DATA14*/
  258. MUX_VAL(CP(DSS_DATA15), (IDIS | PTD | DIS | M0)); /*DSS_DATA15*/
  259. MUX_VAL(CP(DSS_DATA16), (IDIS | PTD | DIS | M0)); /*DSS_DATA16*/
  260. MUX_VAL(CP(DSS_DATA17), (IDIS | PTD | DIS | M0)); /*DSS_DATA17*/
  261. /* serial interface */
  262. MUX_VAL(CP(UART3_RX_IRRX), (IEN | PTD | DIS | M0)); /*UART3_RX*/
  263. MUX_VAL(CP(UART3_TX_IRTX), (IDIS | PTD | DIS | M0)); /*UART3_TX*/
  264. /* mUSB */
  265. MUX_VAL(CP(HSUSB0_CLK), (IEN | PTD | DIS | M0)); /*HSUSB0_CLK*/
  266. MUX_VAL(CP(HSUSB0_STP), (IDIS | PTU | EN | M0)); /*HSUSB0_STP*/
  267. MUX_VAL(CP(HSUSB0_DIR), (IEN | PTD | DIS | M0)); /*HSUSB0_DIR*/
  268. MUX_VAL(CP(HSUSB0_NXT), (IEN | PTD | DIS | M0)); /*HSUSB0_NXT*/
  269. MUX_VAL(CP(HSUSB0_DATA0), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA0*/
  270. MUX_VAL(CP(HSUSB0_DATA1), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA1*/
  271. MUX_VAL(CP(HSUSB0_DATA2), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA2*/
  272. MUX_VAL(CP(HSUSB0_DATA3), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA3*/
  273. MUX_VAL(CP(HSUSB0_DATA4), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA4*/
  274. MUX_VAL(CP(HSUSB0_DATA5), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA5*/
  275. MUX_VAL(CP(HSUSB0_DATA6), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA6*/
  276. MUX_VAL(CP(HSUSB0_DATA7), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA7*/
  277. /* USB EHCI */
  278. MUX_VAL(CP(ETK_D0_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT0*/
  279. MUX_VAL(CP(ETK_D1_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT1*/
  280. MUX_VAL(CP(ETK_D2_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT2*/
  281. MUX_VAL(CP(ETK_D7_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT3*/
  282. MUX_VAL(CP(ETK_D4_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT4*/
  283. MUX_VAL(CP(ETK_D5_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT5*/
  284. MUX_VAL(CP(ETK_D6_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT6*/
  285. MUX_VAL(CP(ETK_D3_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT7*/
  286. MUX_VAL(CP(ETK_D8_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DIR*/
  287. MUX_VAL(CP(ETK_D9_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_NXT*/
  288. MUX_VAL(CP(ETK_CTL_ES2), (IDIS | PTD | DIS | M3)); /*HSUSB1_CLK*/
  289. MUX_VAL(CP(ETK_CLK_ES2), (IDIS | PTU | DIS | M3)); /*HSUSB1_STP*/
  290. MUX_VAL(CP(ETK_D14_ES2), (IEN | PTD | EN | M3)); /*HSUSB2_DT0*/
  291. MUX_VAL(CP(ETK_D15_ES2), (IEN | PTD | EN | M3)); /*HSUSB2_DT1*/
  292. MUX_VAL(CP(MCSPI1_CS3), (IEN | PTD | EN | M3)); /*HSUSB2_DT2*/
  293. MUX_VAL(CP(MCSPI2_CS1), (IEN | PTD | EN | M3)); /*HSUSB2_DT3*/
  294. MUX_VAL(CP(MCSPI2_SIMO), (IEN | PTD | EN | M3)); /*HSUSB2_DT4*/
  295. MUX_VAL(CP(MCSPI2_SOMI), (IEN | PTD | EN | M3)); /*HSUSB2_DT5*/
  296. MUX_VAL(CP(MCSPI2_CS0), (IEN | PTD | EN | M3)); /*HSUSB2_DT6*/
  297. MUX_VAL(CP(MCSPI2_CLK), (IEN | PTD | EN | M3)); /*HSUSB2_DT7*/
  298. MUX_VAL(CP(ETK_D12_ES2), (IEN | PTD | EN | M3)); /*HSUSB2_DIR*/
  299. MUX_VAL(CP(ETK_D13_ES2), (IEN | PTD | EN | M3)); /*HSUSB2_NXT*/
  300. MUX_VAL(CP(ETK_D10_ES2), (IDIS | PTD | DIS | M3)); /*HSUSB2_CLK*/
  301. MUX_VAL(CP(ETK_D11_ES2), (IDIS | PTU | DIS | M3)); /*HSUSB2_STP*/
  302. /* SB_T35_USB_HUB_RESET_GPIO */
  303. MUX_VAL(CP(CAM_WEN), (IDIS | PTD | DIS | M4)); /*GPIO_167*/
  304. /* I2C1 */
  305. MUX_VAL(CP(I2C1_SCL), (IEN | PTU | EN | M0)); /*I2C1_SCL*/
  306. MUX_VAL(CP(I2C1_SDA), (IEN | PTU | EN | M0)); /*I2C1_SDA*/
  307. /* I2C2 */
  308. MUX_VAL(CP(I2C2_SCL), (IEN | PTU | EN | M0)); /*I2C2_SCL*/
  309. MUX_VAL(CP(I2C2_SDA), (IEN | PTU | EN | M0)); /*I2C2_SDA*/
  310. /* I2C3 */
  311. MUX_VAL(CP(I2C3_SCL), (IEN | PTU | EN | M0)); /*I2C3_SCL*/
  312. MUX_VAL(CP(I2C3_SDA), (IEN | PTU | EN | M0)); /*I2C3_SDA*/
  313. /* control and debug */
  314. MUX_VAL(CP(SYS_32K), (IEN | PTD | DIS | M0)); /*SYS_32K*/
  315. MUX_VAL(CP(SYS_CLKREQ), (IEN | PTD | DIS | M0)); /*SYS_CLKREQ*/
  316. MUX_VAL(CP(SYS_NIRQ), (IEN | PTU | EN | M0)); /*SYS_nIRQ*/
  317. MUX_VAL(CP(SYS_OFF_MODE), (IEN | PTD | DIS | M0)); /*OFF_MODE*/
  318. MUX_VAL(CP(SYS_CLKOUT1), (IEN | PTD | DIS | M0)); /*CLKOUT1*/
  319. MUX_VAL(CP(SYS_CLKOUT2), (IDIS | PTU | DIS | M4)); /*green LED*/
  320. MUX_VAL(CP(JTAG_nTRST), (IEN | PTD | DIS | M0)); /*JTAG_nTRST*/
  321. MUX_VAL(CP(JTAG_TCK), (IEN | PTD | DIS | M0)); /*JTAG_TCK*/
  322. MUX_VAL(CP(JTAG_TMS), (IEN | PTD | DIS | M0)); /*JTAG_TMS*/
  323. MUX_VAL(CP(JTAG_TDI), (IEN | PTD | DIS | M0)); /*JTAG_TDI*/
  324. /* MMC1 */
  325. MUX_VAL(CP(MMC1_CLK), (IDIS | PTU | EN | M0)); /*MMC1_CLK*/
  326. MUX_VAL(CP(MMC1_CMD), (IEN | PTU | EN | M0)); /*MMC1_CMD*/
  327. MUX_VAL(CP(MMC1_DAT0), (IEN | PTU | EN | M0)); /*MMC1_DAT0*/
  328. MUX_VAL(CP(MMC1_DAT1), (IEN | PTU | EN | M0)); /*MMC1_DAT1*/
  329. MUX_VAL(CP(MMC1_DAT2), (IEN | PTU | EN | M0)); /*MMC1_DAT2*/
  330. MUX_VAL(CP(MMC1_DAT3), (IEN | PTU | EN | M0)); /*MMC1_DAT3*/
  331. }
  332. static void cm_t35_set_muxconf(void)
  333. {
  334. /* DSS */
  335. MUX_VAL(CP(DSS_DATA0), (IDIS | PTD | DIS | M0)); /*DSS_DATA0*/
  336. MUX_VAL(CP(DSS_DATA1), (IDIS | PTD | DIS | M0)); /*DSS_DATA1*/
  337. MUX_VAL(CP(DSS_DATA2), (IDIS | PTD | DIS | M0)); /*DSS_DATA2*/
  338. MUX_VAL(CP(DSS_DATA3), (IDIS | PTD | DIS | M0)); /*DSS_DATA3*/
  339. MUX_VAL(CP(DSS_DATA4), (IDIS | PTD | DIS | M0)); /*DSS_DATA4*/
  340. MUX_VAL(CP(DSS_DATA5), (IDIS | PTD | DIS | M0)); /*DSS_DATA5*/
  341. MUX_VAL(CP(DSS_DATA18), (IDIS | PTD | DIS | M0)); /*DSS_DATA18*/
  342. MUX_VAL(CP(DSS_DATA19), (IDIS | PTD | DIS | M0)); /*DSS_DATA19*/
  343. MUX_VAL(CP(DSS_DATA20), (IDIS | PTD | DIS | M0)); /*DSS_DATA20*/
  344. MUX_VAL(CP(DSS_DATA21), (IDIS | PTD | DIS | M0)); /*DSS_DATA21*/
  345. MUX_VAL(CP(DSS_DATA22), (IDIS | PTD | DIS | M0)); /*DSS_DATA22*/
  346. MUX_VAL(CP(DSS_DATA23), (IDIS | PTD | DIS | M0)); /*DSS_DATA23*/
  347. /* MMC1 */
  348. MUX_VAL(CP(MMC1_DAT4), (IEN | PTU | EN | M0)); /*MMC1_DAT4*/
  349. MUX_VAL(CP(MMC1_DAT5), (IEN | PTU | EN | M0)); /*MMC1_DAT5*/
  350. MUX_VAL(CP(MMC1_DAT6), (IEN | PTU | EN | M0)); /*MMC1_DAT6*/
  351. MUX_VAL(CP(MMC1_DAT7), (IEN | PTU | EN | M0)); /*MMC1_DAT7*/
  352. }
  353. static void cm_t3730_set_muxconf(void)
  354. {
  355. /* DSS */
  356. MUX_VAL(CP(DSS_DATA18), (IDIS | PTD | DIS | M3)); /*DSS_DATA0*/
  357. MUX_VAL(CP(DSS_DATA19), (IDIS | PTD | DIS | M3)); /*DSS_DATA1*/
  358. MUX_VAL(CP(DSS_DATA20), (IDIS | PTD | DIS | M3)); /*DSS_DATA2*/
  359. MUX_VAL(CP(DSS_DATA21), (IDIS | PTD | DIS | M3)); /*DSS_DATA3*/
  360. MUX_VAL(CP(DSS_DATA22), (IDIS | PTD | DIS | M3)); /*DSS_DATA4*/
  361. MUX_VAL(CP(DSS_DATA23), (IDIS | PTD | DIS | M3)); /*DSS_DATA5*/
  362. MUX_VAL(CP(SYS_BOOT0), (IDIS | PTD | DIS | M3)); /*DSS_DATA18*/
  363. MUX_VAL(CP(SYS_BOOT1), (IDIS | PTD | DIS | M3)); /*DSS_DATA19*/
  364. MUX_VAL(CP(SYS_BOOT3), (IDIS | PTD | DIS | M3)); /*DSS_DATA20*/
  365. MUX_VAL(CP(SYS_BOOT4), (IDIS | PTD | DIS | M3)); /*DSS_DATA21*/
  366. MUX_VAL(CP(SYS_BOOT5), (IDIS | PTD | DIS | M3)); /*DSS_DATA22*/
  367. MUX_VAL(CP(SYS_BOOT6), (IDIS | PTD | DIS | M3)); /*DSS_DATA23*/
  368. }
  369. void set_muxconf_regs(void)
  370. {
  371. cm_t3x_set_common_muxconf();
  372. if (get_cpu_family() == CPU_OMAP34XX)
  373. cm_t35_set_muxconf();
  374. else
  375. cm_t3730_set_muxconf();
  376. }
  377. #ifdef CONFIG_GENERIC_MMC
  378. int board_mmc_getcd(struct mmc *mmc)
  379. {
  380. u8 val;
  381. if (twl4030_i2c_read_u8(TWL4030_CHIP_GPIO, TWL4030_BASEADD_GPIO, &val))
  382. return -1;
  383. return !(val & 1);
  384. }
  385. int board_mmc_init(bd_t *bis)
  386. {
  387. return omap_mmc_init(0, 0, 0, -1, 59);
  388. }
  389. #endif
  390. /*
  391. * Routine: setup_net_chip_gmpc
  392. * Description: Setting up the configuration GPMC registers specific to the
  393. * Ethernet hardware.
  394. */
  395. static void setup_net_chip_gmpc(void)
  396. {
  397. struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE;
  398. enable_gpmc_cs_config(gpmc_net_config, &gpmc_cfg->cs[5],
  399. CM_T3X_SMC911X_BASE, GPMC_SIZE_16M);
  400. enable_gpmc_cs_config(gpmc_net_config, &gpmc_cfg->cs[4],
  401. SB_T35_SMC911X_BASE, GPMC_SIZE_16M);
  402. /* Enable off mode for NWE in PADCONF_GPMC_NWE register */
  403. writew(readw(&ctrl_base->gpmc_nwe) | 0x0E00, &ctrl_base->gpmc_nwe);
  404. /* Enable off mode for NOE in PADCONF_GPMC_NADV_ALE register */
  405. writew(readw(&ctrl_base->gpmc_noe) | 0x0E00, &ctrl_base->gpmc_noe);
  406. /* Enable off mode for ALE in PADCONF_GPMC_NADV_ALE register */
  407. writew(readw(&ctrl_base->gpmc_nadv_ale) | 0x0E00,
  408. &ctrl_base->gpmc_nadv_ale);
  409. }
  410. #ifdef CONFIG_DRIVER_OMAP34XX_I2C
  411. /*
  412. * Routine: reset_net_chip
  413. * Description: reset the Ethernet controller via TPS65930 GPIO
  414. */
  415. static void reset_net_chip(void)
  416. {
  417. /* Set GPIO1 of TPS65930 as output */
  418. twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, TWL4030_BASEADD_GPIO + 0x03,
  419. 0x02);
  420. /* Send a pulse on the GPIO pin */
  421. twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, TWL4030_BASEADD_GPIO + 0x0C,
  422. 0x02);
  423. udelay(1);
  424. twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, TWL4030_BASEADD_GPIO + 0x09,
  425. 0x02);
  426. mdelay(40);
  427. twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, TWL4030_BASEADD_GPIO + 0x0C,
  428. 0x02);
  429. mdelay(1);
  430. }
  431. #else
  432. static inline void reset_net_chip(void) {}
  433. #endif
  434. #ifdef CONFIG_SMC911X
  435. /*
  436. * Routine: handle_mac_address
  437. * Description: prepare MAC address for on-board Ethernet.
  438. */
  439. static int handle_mac_address(void)
  440. {
  441. unsigned char enetaddr[6];
  442. int rc;
  443. rc = eth_getenv_enetaddr("ethaddr", enetaddr);
  444. if (rc)
  445. return 0;
  446. rc = cm_t3x_eeprom_read_mac_addr(enetaddr);
  447. if (rc)
  448. return rc;
  449. if (!is_valid_ether_addr(enetaddr))
  450. return -1;
  451. return eth_setenv_enetaddr("ethaddr", enetaddr);
  452. }
  453. /*
  454. * Routine: board_eth_init
  455. * Description: initialize module and base-board Ethernet chips
  456. */
  457. int board_eth_init(bd_t *bis)
  458. {
  459. int rc = 0, rc1 = 0;
  460. setup_net_chip_gmpc();
  461. reset_net_chip();
  462. rc1 = handle_mac_address();
  463. if (rc1)
  464. printf("No MAC address found! ");
  465. rc1 = smc911x_initialize(0, CM_T3X_SMC911X_BASE);
  466. if (rc1 > 0)
  467. rc++;
  468. rc1 = smc911x_initialize(1, SB_T35_SMC911X_BASE);
  469. if (rc1 > 0)
  470. rc++;
  471. return rc;
  472. }
  473. #endif
  474. void __weak get_board_serial(struct tag_serialnr *serialnr)
  475. {
  476. /*
  477. * This corresponds to what happens when we can communicate with the
  478. * eeprom but don't get a valid board serial value.
  479. */
  480. serialnr->low = 0;
  481. serialnr->high = 0;
  482. };
  483. #ifdef CONFIG_USB_EHCI_OMAP
  484. struct omap_usbhs_board_data usbhs_bdata = {
  485. .port_mode[0] = OMAP_EHCI_PORT_MODE_PHY,
  486. .port_mode[1] = OMAP_EHCI_PORT_MODE_PHY,
  487. .port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED,
  488. };
  489. #define SB_T35_USB_HUB_RESET_GPIO 167
  490. int ehci_hcd_init(int index, struct ehci_hccr **hccr, struct ehci_hcor **hcor)
  491. {
  492. u8 val;
  493. int offset;
  494. if (gpio_request(SB_T35_USB_HUB_RESET_GPIO, "SB-T35 usb hub reset")) {
  495. printf("Error: can't obtain GPIO %d for SB-T35 usb hub reset",
  496. SB_T35_USB_HUB_RESET_GPIO);
  497. return -1;
  498. }
  499. gpio_direction_output(SB_T35_USB_HUB_RESET_GPIO, 0);
  500. udelay(10);
  501. gpio_set_value(SB_T35_USB_HUB_RESET_GPIO, 1);
  502. udelay(1000);
  503. offset = TWL4030_BASEADD_GPIO + TWL4030_GPIO_GPIODATADIR1;
  504. twl4030_i2c_read_u8(TWL4030_CHIP_GPIO, offset, &val);
  505. /* Set GPIO6 and GPIO7 of TPS65930 as output */
  506. val |= 0xC0;
  507. twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, offset, val);
  508. offset = TWL4030_BASEADD_GPIO + TWL4030_GPIO_SETGPIODATAOUT1;
  509. /* Take both PHYs out of reset */
  510. twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, offset, 0xC0);
  511. udelay(1);
  512. return omap_ehci_hcd_init(index, &usbhs_bdata, hccr, hcor);
  513. }
  514. int ehci_hcd_stop(void)
  515. {
  516. return omap_ehci_hcd_stop();
  517. }
  518. #endif /* CONFIG_USB_EHCI_OMAP */