mpc85xx_ddr_gen3.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553
  1. /*
  2. * Copyright 2008-2012 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <fsl_ddr_sdram.h>
  9. #include <asm/processor.h>
  10. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  11. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  12. #endif
  13. /*
  14. * regs has the to-be-set values for DDR controller registers
  15. * ctrl_num is the DDR controller number
  16. * step: 0 goes through the initialization in one pass
  17. * 1 sets registers and returns before enabling controller
  18. * 2 resumes from step 1 and continues to initialize
  19. * Dividing the initialization to two steps to deassert DDR reset signal
  20. * to comply with JEDEC specs for RDIMMs.
  21. */
  22. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  23. unsigned int ctrl_num, int step)
  24. {
  25. unsigned int i, bus_width;
  26. struct ccsr_ddr __iomem *ddr;
  27. u32 temp_sdram_cfg;
  28. u32 total_gb_size_per_controller;
  29. int timeout;
  30. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  31. int timeout_save;
  32. volatile ccsr_local_ecm_t *ecm = (void *)CONFIG_SYS_MPC85xx_ECM_ADDR;
  33. unsigned int csn_bnds_backup = 0, cs_sa, cs_ea, *csn_bnds_t;
  34. int csn = -1;
  35. #endif
  36. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003
  37. u32 save1, save2;
  38. #endif
  39. switch (ctrl_num) {
  40. case 0:
  41. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  42. break;
  43. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
  44. case 1:
  45. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  46. break;
  47. #endif
  48. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
  49. case 2:
  50. ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  51. break;
  52. #endif
  53. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
  54. case 3:
  55. ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  56. break;
  57. #endif
  58. default:
  59. printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
  60. return;
  61. }
  62. if (step == 2)
  63. goto step2;
  64. if (regs->ddr_eor)
  65. out_be32(&ddr->eor, regs->ddr_eor);
  66. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  67. debug("Workaround for ERRATUM_DDR111_DDR134\n");
  68. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  69. cs_sa = (regs->cs[i].bnds >> 16) & 0xfff;
  70. cs_ea = regs->cs[i].bnds & 0xfff;
  71. if ((cs_sa <= 0xff) && (cs_ea >= 0xff)) {
  72. csn = i;
  73. csn_bnds_backup = regs->cs[i].bnds;
  74. csn_bnds_t = (unsigned int *) &regs->cs[i].bnds;
  75. if (cs_ea > 0xeff)
  76. *csn_bnds_t = regs->cs[i].bnds + 0x01000000;
  77. else
  78. *csn_bnds_t = regs->cs[i].bnds + 0x01000100;
  79. debug("Found cs%d_bns (0x%08x) covering 0xff000000, "
  80. "change it to 0x%x\n",
  81. csn, csn_bnds_backup, regs->cs[i].bnds);
  82. break;
  83. }
  84. }
  85. #endif
  86. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  87. if (i == 0) {
  88. out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
  89. out_be32(&ddr->cs0_config, regs->cs[i].config);
  90. out_be32(&ddr->cs0_config_2, regs->cs[i].config_2);
  91. } else if (i == 1) {
  92. out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
  93. out_be32(&ddr->cs1_config, regs->cs[i].config);
  94. out_be32(&ddr->cs1_config_2, regs->cs[i].config_2);
  95. } else if (i == 2) {
  96. out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
  97. out_be32(&ddr->cs2_config, regs->cs[i].config);
  98. out_be32(&ddr->cs2_config_2, regs->cs[i].config_2);
  99. } else if (i == 3) {
  100. out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
  101. out_be32(&ddr->cs3_config, regs->cs[i].config);
  102. out_be32(&ddr->cs3_config_2, regs->cs[i].config_2);
  103. }
  104. }
  105. out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  106. out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  107. out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  108. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  109. out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  110. out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  111. out_be32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
  112. out_be32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
  113. out_be32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
  114. out_be32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
  115. out_be32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
  116. out_be32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
  117. out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  118. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  119. out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
  120. out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  121. out_be32(&ddr->timing_cfg_4, regs->timing_cfg_4);
  122. out_be32(&ddr->timing_cfg_5, regs->timing_cfg_5);
  123. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  124. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  125. #ifndef CONFIG_SYS_FSL_DDR_EMU
  126. /*
  127. * Skip these two registers if running on emulator
  128. * because emulator doesn't have skew between bytes.
  129. */
  130. if (regs->ddr_wrlvl_cntl_2)
  131. out_be32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2);
  132. if (regs->ddr_wrlvl_cntl_3)
  133. out_be32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3);
  134. #endif
  135. out_be32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
  136. out_be32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
  137. out_be32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
  138. out_be32(&ddr->ddr_cdr1, regs->ddr_cdr1);
  139. #ifdef CONFIG_DEEP_SLEEP
  140. if (is_warm_boot()) {
  141. out_be32(&ddr->sdram_cfg_2,
  142. regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT);
  143. out_be32(&ddr->init_addr, CONFIG_SYS_SDRAM_BASE);
  144. out_be32(&ddr->init_ext_addr, DDR_INIT_ADDR_EXT_UIA);
  145. /* DRAM VRef will not be trained */
  146. out_be32(&ddr->ddr_cdr2,
  147. regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN);
  148. } else
  149. #endif
  150. {
  151. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  152. out_be32(&ddr->init_addr, regs->ddr_init_addr);
  153. out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  154. out_be32(&ddr->ddr_cdr2, regs->ddr_cdr2);
  155. }
  156. out_be32(&ddr->err_disable, regs->err_disable);
  157. out_be32(&ddr->err_int_en, regs->err_int_en);
  158. for (i = 0; i < 32; i++) {
  159. if (regs->debug[i]) {
  160. debug("Write to debug_%d as %08x\n", i+1, regs->debug[i]);
  161. out_be32(&ddr->debug[i], regs->debug[i]);
  162. }
  163. }
  164. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  165. out_be32(&ddr->debug[12], 0x00000015);
  166. out_be32(&ddr->debug[21], 0x24000000);
  167. #endif /* CONFIG_SYS_FSL_ERRATUM_DDR_A003474 */
  168. /*
  169. * For RDIMMs, JEDEC spec requires clocks to be stable before reset is
  170. * deasserted. Clocks start when any chip select is enabled and clock
  171. * control register is set. Because all DDR components are connected to
  172. * one reset signal, this needs to be done in two steps. Step 1 is to
  173. * get the clocks started. Step 2 resumes after reset signal is
  174. * deasserted.
  175. */
  176. if (step == 1) {
  177. udelay(200);
  178. return;
  179. }
  180. step2:
  181. /* Set, but do not enable the memory */
  182. temp_sdram_cfg = regs->ddr_sdram_cfg;
  183. temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN);
  184. out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
  185. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003
  186. debug("Workaround for ERRATUM_DDR_A003\n");
  187. if (regs->ddr_sdram_rcw_2 & 0x00f00000) {
  188. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2 & 0xf07fffff);
  189. out_be32(&ddr->debug[2], 0x00000400);
  190. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl & 0x7fffffff);
  191. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl & 0x7fffffff);
  192. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2 & 0xffffffeb);
  193. out_be32(&ddr->mtcr, 0);
  194. save1 = in_be32(&ddr->debug[12]);
  195. save2 = in_be32(&ddr->debug[21]);
  196. out_be32(&ddr->debug[12], 0x00000015);
  197. out_be32(&ddr->debug[21], 0x24000000);
  198. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval & 0xffff);
  199. out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_BI | SDRAM_CFG_MEM_EN);
  200. asm volatile("sync;isync");
  201. while (!(in_be32(&ddr->debug[1]) & 0x2))
  202. ;
  203. switch (regs->ddr_sdram_rcw_2 & 0x00f00000) {
  204. case 0x00000000:
  205. out_be32(&ddr->sdram_md_cntl,
  206. MD_CNTL_MD_EN |
  207. MD_CNTL_CS_SEL_CS0_CS1 |
  208. 0x04000000 |
  209. MD_CNTL_WRCW |
  210. MD_CNTL_MD_VALUE(0x02));
  211. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  212. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  213. break;
  214. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  215. ;
  216. out_be32(&ddr->sdram_md_cntl,
  217. MD_CNTL_MD_EN |
  218. MD_CNTL_CS_SEL_CS2_CS3 |
  219. 0x04000000 |
  220. MD_CNTL_WRCW |
  221. MD_CNTL_MD_VALUE(0x02));
  222. #endif
  223. break;
  224. case 0x00100000:
  225. out_be32(&ddr->sdram_md_cntl,
  226. MD_CNTL_MD_EN |
  227. MD_CNTL_CS_SEL_CS0_CS1 |
  228. 0x04000000 |
  229. MD_CNTL_WRCW |
  230. MD_CNTL_MD_VALUE(0x0a));
  231. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  232. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  233. break;
  234. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  235. ;
  236. out_be32(&ddr->sdram_md_cntl,
  237. MD_CNTL_MD_EN |
  238. MD_CNTL_CS_SEL_CS2_CS3 |
  239. 0x04000000 |
  240. MD_CNTL_WRCW |
  241. MD_CNTL_MD_VALUE(0x0a));
  242. #endif
  243. break;
  244. case 0x00200000:
  245. out_be32(&ddr->sdram_md_cntl,
  246. MD_CNTL_MD_EN |
  247. MD_CNTL_CS_SEL_CS0_CS1 |
  248. 0x04000000 |
  249. MD_CNTL_WRCW |
  250. MD_CNTL_MD_VALUE(0x12));
  251. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  252. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  253. break;
  254. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  255. ;
  256. out_be32(&ddr->sdram_md_cntl,
  257. MD_CNTL_MD_EN |
  258. MD_CNTL_CS_SEL_CS2_CS3 |
  259. 0x04000000 |
  260. MD_CNTL_WRCW |
  261. MD_CNTL_MD_VALUE(0x12));
  262. #endif
  263. break;
  264. case 0x00300000:
  265. out_be32(&ddr->sdram_md_cntl,
  266. MD_CNTL_MD_EN |
  267. MD_CNTL_CS_SEL_CS0_CS1 |
  268. 0x04000000 |
  269. MD_CNTL_WRCW |
  270. MD_CNTL_MD_VALUE(0x1a));
  271. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  272. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  273. break;
  274. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  275. ;
  276. out_be32(&ddr->sdram_md_cntl,
  277. MD_CNTL_MD_EN |
  278. MD_CNTL_CS_SEL_CS2_CS3 |
  279. 0x04000000 |
  280. MD_CNTL_WRCW |
  281. MD_CNTL_MD_VALUE(0x1a));
  282. #endif
  283. break;
  284. default:
  285. out_be32(&ddr->sdram_md_cntl,
  286. MD_CNTL_MD_EN |
  287. MD_CNTL_CS_SEL_CS0_CS1 |
  288. 0x04000000 |
  289. MD_CNTL_WRCW |
  290. MD_CNTL_MD_VALUE(0x02));
  291. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  292. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  293. break;
  294. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  295. ;
  296. out_be32(&ddr->sdram_md_cntl,
  297. MD_CNTL_MD_EN |
  298. MD_CNTL_CS_SEL_CS2_CS3 |
  299. 0x04000000 |
  300. MD_CNTL_WRCW |
  301. MD_CNTL_MD_VALUE(0x02));
  302. #endif
  303. printf("Unsupported RC10\n");
  304. break;
  305. }
  306. while (in_be32(&ddr->sdram_md_cntl) & 0x80000000)
  307. ;
  308. udelay(6);
  309. out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
  310. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  311. out_be32(&ddr->debug[2], 0x0);
  312. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  313. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  314. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  315. out_be32(&ddr->debug[12], save1);
  316. out_be32(&ddr->debug[21], save2);
  317. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  318. }
  319. #endif
  320. /*
  321. * For 8572 DDR1 erratum - DDR controller may enter illegal state
  322. * when operatiing in 32-bit bus mode with 4-beat bursts,
  323. * This erratum does not affect DDR3 mode, only for DDR2 mode.
  324. */
  325. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_115
  326. debug("Workaround for ERRATUM_DDR_115\n");
  327. if ((((in_be32(&ddr->sdram_cfg) >> 24) & 0x7) == SDRAM_TYPE_DDR2)
  328. && in_be32(&ddr->sdram_cfg) & 0x80000) {
  329. /* set DEBUG_1[31] */
  330. setbits_be32(&ddr->debug[0], 1);
  331. }
  332. #endif
  333. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  334. debug("Workaround for ERRATUM_DDR111_DDR134\n");
  335. /*
  336. * This is the combined workaround for DDR111 and DDR134
  337. * following the published errata for MPC8572
  338. */
  339. /* 1. Set EEBACR[3] */
  340. setbits_be32(&ecm->eebacr, 0x10000000);
  341. debug("Setting EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
  342. /* 2. Set DINIT in SDRAM_CFG_2*/
  343. setbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_D_INIT);
  344. debug("Setting sdram_cfg_2[D_INIT] to 0x%08x\n",
  345. in_be32(&ddr->sdram_cfg_2));
  346. /* 3. Set DEBUG_3[21] */
  347. setbits_be32(&ddr->debug[2], 0x400);
  348. debug("Setting DEBUG_3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
  349. #endif /* part 1 of the workaound */
  350. /*
  351. * 500 painful micro-seconds must elapse between
  352. * the DDR clock setup and the DDR config enable.
  353. * DDR2 need 200 us, and DDR3 need 500 us from spec,
  354. * we choose the max, that is 500 us for all of case.
  355. */
  356. udelay(500);
  357. asm volatile("sync;isync");
  358. #ifdef CONFIG_DEEP_SLEEP
  359. if (is_warm_boot()) {
  360. /* enter self-refresh */
  361. setbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_FRC_SR);
  362. /* do board specific memory setup */
  363. board_mem_sleep_setup();
  364. temp_sdram_cfg = (in_be32(&ddr->sdram_cfg) | SDRAM_CFG_BI);
  365. } else
  366. #endif
  367. temp_sdram_cfg = (in_be32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI);
  368. /* Let the controller go */
  369. out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN);
  370. asm volatile("sync;isync");
  371. total_gb_size_per_controller = 0;
  372. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  373. if (!(regs->cs[i].config & 0x80000000))
  374. continue;
  375. total_gb_size_per_controller += 1 << (
  376. ((regs->cs[i].config >> 14) & 0x3) + 2 +
  377. ((regs->cs[i].config >> 8) & 0x7) + 12 +
  378. ((regs->cs[i].config >> 0) & 0x7) + 8 +
  379. 3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) -
  380. 26); /* minus 26 (count of 64M) */
  381. }
  382. if (fsl_ddr_get_intl3r() & 0x80000000) /* 3-way interleaving */
  383. total_gb_size_per_controller *= 3;
  384. else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */
  385. total_gb_size_per_controller <<= 1;
  386. /*
  387. * total memory / bus width = transactions needed
  388. * transactions needed / data rate = seconds
  389. * to add plenty of buffer, double the time
  390. * For example, 2GB on 666MT/s 64-bit bus takes about 402ms
  391. * Let's wait for 800ms
  392. */
  393. bus_width = 3 - ((ddr->sdram_cfg & SDRAM_CFG_DBW_MASK)
  394. >> SDRAM_CFG_DBW_SHIFT);
  395. timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 /
  396. (get_ddr_freq(ctrl_num) >> 20)) << 1;
  397. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  398. timeout_save = timeout;
  399. #endif
  400. total_gb_size_per_controller >>= 4; /* shift down to gb size */
  401. debug("total %d GB\n", total_gb_size_per_controller);
  402. debug("Need to wait up to %d * 10ms\n", timeout);
  403. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  404. while ((in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
  405. (timeout >= 0)) {
  406. udelay(10000); /* throttle polling rate */
  407. timeout--;
  408. }
  409. if (timeout <= 0)
  410. printf("Waiting for D_INIT timeout. Memory may not work.\n");
  411. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  412. /* continue this workaround */
  413. /* 4. Clear DEBUG3[21] */
  414. clrbits_be32(&ddr->debug[2], 0x400);
  415. debug("Clearing D3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
  416. /* DDR134 workaround starts */
  417. /* A: Clear sdram_cfg_2[odt_cfg] */
  418. clrbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_ODT_CFG_MASK);
  419. debug("Clearing SDRAM_CFG2[ODT_CFG] to 0x%08x\n",
  420. in_be32(&ddr->sdram_cfg_2));
  421. /* B: Set DEBUG1[15] */
  422. setbits_be32(&ddr->debug[0], 0x10000);
  423. debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
  424. /* C: Set timing_cfg_2[cpo] to 0b11111 */
  425. setbits_be32(&ddr->timing_cfg_2, TIMING_CFG_2_CPO_MASK);
  426. debug("Setting TMING_CFG_2[CPO] to 0x%08x\n",
  427. in_be32(&ddr->timing_cfg_2));
  428. /* D: Set D6 to 0x9f9f9f9f */
  429. out_be32(&ddr->debug[5], 0x9f9f9f9f);
  430. debug("Setting D6 to 0x%08x\n", in_be32(&ddr->debug[5]));
  431. /* E: Set D7 to 0x9f9f9f9f */
  432. out_be32(&ddr->debug[6], 0x9f9f9f9f);
  433. debug("Setting D7 to 0x%08x\n", in_be32(&ddr->debug[6]));
  434. /* F: Set D2[20] */
  435. setbits_be32(&ddr->debug[1], 0x800);
  436. debug("Setting D2[20] to 0x%08x\n", in_be32(&ddr->debug[1]));
  437. /* G: Poll on D2[20] until cleared */
  438. while (in_be32(&ddr->debug[1]) & 0x800)
  439. udelay(10000); /* throttle polling rate */
  440. /* H: Clear D1[15] */
  441. clrbits_be32(&ddr->debug[0], 0x10000);
  442. debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
  443. /* I: Set sdram_cfg_2[odt_cfg] */
  444. setbits_be32(&ddr->sdram_cfg_2,
  445. regs->ddr_sdram_cfg_2 & SDRAM_CFG2_ODT_CFG_MASK);
  446. debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
  447. /* Continuing with the DDR111 workaround */
  448. /* 5. Set D2[21] */
  449. setbits_be32(&ddr->debug[1], 0x400);
  450. debug("Setting D2[21] to 0x%08x\n", in_be32(&ddr->debug[1]));
  451. /* 6. Poll D2[21] until its cleared */
  452. while (in_be32(&ddr->debug[1]) & 0x400)
  453. udelay(10000); /* throttle polling rate */
  454. /* 7. Wait for state machine 2nd run, roughly 400ms/GB */
  455. debug("Wait for %d * 10ms\n", timeout_save);
  456. udelay(timeout_save * 10000);
  457. /* 8. Set sdram_cfg_2[dinit] if options requires */
  458. setbits_be32(&ddr->sdram_cfg_2,
  459. regs->ddr_sdram_cfg_2 & SDRAM_CFG2_D_INIT);
  460. debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
  461. /* 9. Poll until dinit is cleared */
  462. timeout = timeout_save;
  463. debug("Need to wait up to %d * 10ms\n", timeout);
  464. while ((in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
  465. (timeout >= 0)) {
  466. udelay(10000); /* throttle polling rate */
  467. timeout--;
  468. }
  469. if (timeout <= 0)
  470. printf("Waiting for D_INIT timeout. Memory may not work.\n");
  471. /* 10. Clear EEBACR[3] */
  472. clrbits_be32(&ecm->eebacr, 10000000);
  473. debug("Clearing EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
  474. if (csn != -1) {
  475. csn_bnds_t = (unsigned int *) &regs->cs[csn].bnds;
  476. *csn_bnds_t = csn_bnds_backup;
  477. debug("Change cs%d_bnds back to 0x%08x\n",
  478. csn, regs->cs[csn].bnds);
  479. setbits_be32(&ddr->sdram_cfg, 0x2); /* MEM_HALT */
  480. switch (csn) {
  481. case 0:
  482. out_be32(&ddr->cs0_bnds, regs->cs[csn].bnds);
  483. break;
  484. case 1:
  485. out_be32(&ddr->cs1_bnds, regs->cs[csn].bnds);
  486. break;
  487. #if CONFIG_CHIP_SELECTS_PER_CTRL > 2
  488. case 2:
  489. out_be32(&ddr->cs2_bnds, regs->cs[csn].bnds);
  490. break;
  491. case 3:
  492. out_be32(&ddr->cs3_bnds, regs->cs[csn].bnds);
  493. break;
  494. #endif
  495. }
  496. clrbits_be32(&ddr->sdram_cfg, 0x2);
  497. }
  498. #endif /* CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134 */
  499. #ifdef CONFIG_DEEP_SLEEP
  500. if (is_warm_boot())
  501. /* exit self-refresh */
  502. clrbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_FRC_SR);
  503. #endif
  504. }