fsl_ddr_gen4.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530
  1. /*
  2. * Copyright 2014-2015 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <fsl_ddr_sdram.h>
  9. #include <asm/processor.h>
  10. #include <fsl_immap.h>
  11. #include <fsl_ddr.h>
  12. #include <fsl_errata.h>
  13. #if defined(CONFIG_FSL_LSCH2) || defined(CONFIG_FSL_LSCH3) || \
  14. defined(CONFIG_ARM)
  15. #include <asm/arch/clock.h>
  16. #endif
  17. #if defined(CONFIG_SYS_FSL_ERRATUM_A008511) | \
  18. defined(CONFIG_SYS_FSL_ERRATUM_A009803)
  19. static void set_wait_for_bits_clear(void *ptr, u32 value, u32 bits)
  20. {
  21. int timeout = 1000;
  22. ddr_out32(ptr, value);
  23. while (ddr_in32(ptr) & bits) {
  24. udelay(100);
  25. timeout--;
  26. }
  27. if (timeout <= 0)
  28. puts("Error: wait for clear timeout.\n");
  29. }
  30. #endif
  31. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  32. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  33. #endif
  34. /*
  35. * regs has the to-be-set values for DDR controller registers
  36. * ctrl_num is the DDR controller number
  37. * step: 0 goes through the initialization in one pass
  38. * 1 sets registers and returns before enabling controller
  39. * 2 resumes from step 1 and continues to initialize
  40. * Dividing the initialization to two steps to deassert DDR reset signal
  41. * to comply with JEDEC specs for RDIMMs.
  42. */
  43. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  44. unsigned int ctrl_num, int step)
  45. {
  46. unsigned int i, bus_width;
  47. struct ccsr_ddr __iomem *ddr;
  48. u32 temp32;
  49. u32 total_gb_size_per_controller;
  50. int timeout;
  51. #ifdef CONFIG_SYS_FSL_ERRATUM_A008511
  52. u32 mr6;
  53. u32 vref_seq1[3] = {0x80, 0x96, 0x16}; /* for range 1 */
  54. u32 vref_seq2[3] = {0xc0, 0xf0, 0x70}; /* for range 2 */
  55. u32 *vref_seq = vref_seq1;
  56. #endif
  57. #ifdef CONFIG_FSL_DDR_BIST
  58. u32 mtcr, err_detect, err_sbe;
  59. u32 cs0_bnds, cs1_bnds, cs2_bnds, cs3_bnds, cs0_config;
  60. #endif
  61. #ifdef CONFIG_FSL_DDR_BIST
  62. char buffer[CONFIG_SYS_CBSIZE];
  63. #endif
  64. switch (ctrl_num) {
  65. case 0:
  66. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  67. break;
  68. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
  69. case 1:
  70. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  71. break;
  72. #endif
  73. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
  74. case 2:
  75. ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  76. break;
  77. #endif
  78. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
  79. case 3:
  80. ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  81. break;
  82. #endif
  83. default:
  84. printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num);
  85. return;
  86. }
  87. if (step == 2)
  88. goto step2;
  89. /* Set cdr1 first in case 0.9v VDD is enabled for some SoCs*/
  90. ddr_out32(&ddr->ddr_cdr1, regs->ddr_cdr1);
  91. if (regs->ddr_eor)
  92. ddr_out32(&ddr->eor, regs->ddr_eor);
  93. ddr_out32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  94. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  95. if (i == 0) {
  96. ddr_out32(&ddr->cs0_bnds, regs->cs[i].bnds);
  97. ddr_out32(&ddr->cs0_config, regs->cs[i].config);
  98. ddr_out32(&ddr->cs0_config_2, regs->cs[i].config_2);
  99. } else if (i == 1) {
  100. ddr_out32(&ddr->cs1_bnds, regs->cs[i].bnds);
  101. ddr_out32(&ddr->cs1_config, regs->cs[i].config);
  102. ddr_out32(&ddr->cs1_config_2, regs->cs[i].config_2);
  103. } else if (i == 2) {
  104. ddr_out32(&ddr->cs2_bnds, regs->cs[i].bnds);
  105. ddr_out32(&ddr->cs2_config, regs->cs[i].config);
  106. ddr_out32(&ddr->cs2_config_2, regs->cs[i].config_2);
  107. } else if (i == 3) {
  108. ddr_out32(&ddr->cs3_bnds, regs->cs[i].bnds);
  109. ddr_out32(&ddr->cs3_config, regs->cs[i].config);
  110. ddr_out32(&ddr->cs3_config_2, regs->cs[i].config_2);
  111. }
  112. }
  113. ddr_out32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  114. ddr_out32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  115. ddr_out32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  116. ddr_out32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  117. ddr_out32(&ddr->timing_cfg_4, regs->timing_cfg_4);
  118. ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5);
  119. ddr_out32(&ddr->timing_cfg_6, regs->timing_cfg_6);
  120. ddr_out32(&ddr->timing_cfg_7, regs->timing_cfg_7);
  121. ddr_out32(&ddr->timing_cfg_8, regs->timing_cfg_8);
  122. ddr_out32(&ddr->timing_cfg_9, regs->timing_cfg_9);
  123. ddr_out32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  124. ddr_out32(&ddr->dq_map_0, regs->dq_map_0);
  125. ddr_out32(&ddr->dq_map_1, regs->dq_map_1);
  126. ddr_out32(&ddr->dq_map_2, regs->dq_map_2);
  127. ddr_out32(&ddr->dq_map_3, regs->dq_map_3);
  128. ddr_out32(&ddr->sdram_cfg_3, regs->ddr_sdram_cfg_3);
  129. ddr_out32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  130. ddr_out32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  131. ddr_out32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
  132. ddr_out32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
  133. ddr_out32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
  134. ddr_out32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
  135. ddr_out32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
  136. ddr_out32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
  137. ddr_out32(&ddr->sdram_mode_9, regs->ddr_sdram_mode_9);
  138. ddr_out32(&ddr->sdram_mode_10, regs->ddr_sdram_mode_10);
  139. ddr_out32(&ddr->sdram_mode_11, regs->ddr_sdram_mode_11);
  140. ddr_out32(&ddr->sdram_mode_12, regs->ddr_sdram_mode_12);
  141. ddr_out32(&ddr->sdram_mode_13, regs->ddr_sdram_mode_13);
  142. ddr_out32(&ddr->sdram_mode_14, regs->ddr_sdram_mode_14);
  143. ddr_out32(&ddr->sdram_mode_15, regs->ddr_sdram_mode_15);
  144. ddr_out32(&ddr->sdram_mode_16, regs->ddr_sdram_mode_16);
  145. ddr_out32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  146. #ifdef CONFIG_SYS_FSL_ERRATUM_A009663
  147. ddr_out32(&ddr->sdram_interval,
  148. regs->ddr_sdram_interval & ~SDRAM_INTERVAL_BSTOPRE);
  149. #else
  150. ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  151. #endif
  152. ddr_out32(&ddr->sdram_data_init, regs->ddr_data_init);
  153. ddr_out32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  154. #ifndef CONFIG_SYS_FSL_DDR_EMU
  155. /*
  156. * Skip these two registers if running on emulator
  157. * because emulator doesn't have skew between bytes.
  158. */
  159. if (regs->ddr_wrlvl_cntl_2)
  160. ddr_out32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2);
  161. if (regs->ddr_wrlvl_cntl_3)
  162. ddr_out32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3);
  163. #endif
  164. ddr_out32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
  165. ddr_out32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
  166. ddr_out32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
  167. ddr_out32(&ddr->ddr_sdram_rcw_3, regs->ddr_sdram_rcw_3);
  168. ddr_out32(&ddr->ddr_sdram_rcw_4, regs->ddr_sdram_rcw_4);
  169. ddr_out32(&ddr->ddr_sdram_rcw_5, regs->ddr_sdram_rcw_5);
  170. ddr_out32(&ddr->ddr_sdram_rcw_6, regs->ddr_sdram_rcw_6);
  171. #ifdef CONFIG_DEEP_SLEEP
  172. if (is_warm_boot()) {
  173. ddr_out32(&ddr->sdram_cfg_2,
  174. regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT);
  175. ddr_out32(&ddr->init_addr, CONFIG_SYS_SDRAM_BASE);
  176. ddr_out32(&ddr->init_ext_addr, DDR_INIT_ADDR_EXT_UIA);
  177. /* DRAM VRef will not be trained */
  178. ddr_out32(&ddr->ddr_cdr2,
  179. regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN);
  180. } else
  181. #endif
  182. {
  183. ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  184. ddr_out32(&ddr->init_addr, regs->ddr_init_addr);
  185. ddr_out32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  186. ddr_out32(&ddr->ddr_cdr2, regs->ddr_cdr2);
  187. }
  188. #ifdef CONFIG_SYS_FSL_ERRATUM_A009803
  189. /* part 1 of 2 */
  190. if (regs->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) {
  191. if (regs->ddr_sdram_cfg & SDRAM_CFG_RD_EN) { /* for RDIMM */
  192. ddr_out32(&ddr->ddr_sdram_rcw_2,
  193. regs->ddr_sdram_rcw_2 & ~0x0f000000);
  194. }
  195. ddr_out32(&ddr->err_disable, regs->err_disable |
  196. DDR_ERR_DISABLE_APED);
  197. }
  198. #else
  199. ddr_out32(&ddr->err_disable, regs->err_disable);
  200. #endif
  201. ddr_out32(&ddr->err_int_en, regs->err_int_en);
  202. for (i = 0; i < 64; i++) {
  203. if (regs->debug[i]) {
  204. debug("Write to debug_%d as %08x\n",
  205. i+1, regs->debug[i]);
  206. ddr_out32(&ddr->debug[i], regs->debug[i]);
  207. }
  208. }
  209. #ifdef CONFIG_SYS_FSL_ERRATUM_A008511
  210. /* Part 1 of 2 */
  211. if (fsl_ddr_get_version(ctrl_num) == 0x50200) {
  212. /* Disable DRAM VRef training */
  213. ddr_out32(&ddr->ddr_cdr2,
  214. regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN);
  215. /* disable transmit bit deskew */
  216. temp32 = ddr_in32(&ddr->debug[28]);
  217. temp32 |= DDR_TX_BD_DIS;
  218. ddr_out32(&ddr->debug[28], temp32);
  219. ddr_out32(&ddr->debug[25], 0x9000);
  220. } else if (fsl_ddr_get_version(ctrl_num) == 0x50201) {
  221. /* Output enable forced off */
  222. ddr_out32(&ddr->debug[37], 1 << 31);
  223. /* Enable Vref training */
  224. ddr_out32(&ddr->ddr_cdr2,
  225. regs->ddr_cdr2 | DDR_CDR2_VREF_TRAIN_EN);
  226. } else {
  227. debug("Erratum A008511 doesn't apply.\n");
  228. }
  229. #endif
  230. #if defined(CONFIG_SYS_FSL_ERRATUM_A009803) || \
  231. defined(CONFIG_SYS_FSL_ERRATUM_A008511)
  232. /* Disable D_INIT */
  233. ddr_out32(&ddr->sdram_cfg_2,
  234. regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT);
  235. #endif
  236. #ifdef CONFIG_SYS_FSL_ERRATUM_A009801
  237. temp32 = ddr_in32(&ddr->debug[25]);
  238. temp32 &= ~DDR_CAS_TO_PRE_SUB_MASK;
  239. temp32 |= 9 << DDR_CAS_TO_PRE_SUB_SHIFT;
  240. ddr_out32(&ddr->debug[25], temp32);
  241. #endif
  242. #ifdef CONFIG_SYS_FSL_ERRATUM_A010165
  243. temp32 = get_ddr_freq(ctrl_num) / 1000000;
  244. if ((temp32 > 1900) && (temp32 < 2300)) {
  245. temp32 = ddr_in32(&ddr->debug[28]);
  246. ddr_out32(&ddr->debug[28], temp32 | 0x000a0000);
  247. }
  248. #endif
  249. /*
  250. * For RDIMMs, JEDEC spec requires clocks to be stable before reset is
  251. * deasserted. Clocks start when any chip select is enabled and clock
  252. * control register is set. Because all DDR components are connected to
  253. * one reset signal, this needs to be done in two steps. Step 1 is to
  254. * get the clocks started. Step 2 resumes after reset signal is
  255. * deasserted.
  256. */
  257. if (step == 1) {
  258. udelay(200);
  259. return;
  260. }
  261. step2:
  262. /* Set, but do not enable the memory */
  263. temp32 = regs->ddr_sdram_cfg;
  264. temp32 &= ~(SDRAM_CFG_MEM_EN);
  265. ddr_out32(&ddr->sdram_cfg, temp32);
  266. /*
  267. * 500 painful micro-seconds must elapse between
  268. * the DDR clock setup and the DDR config enable.
  269. * DDR2 need 200 us, and DDR3 need 500 us from spec,
  270. * we choose the max, that is 500 us for all of case.
  271. */
  272. udelay(500);
  273. mb();
  274. isb();
  275. #ifdef CONFIG_DEEP_SLEEP
  276. if (is_warm_boot()) {
  277. /* enter self-refresh */
  278. temp32 = ddr_in32(&ddr->sdram_cfg_2);
  279. temp32 |= SDRAM_CFG2_FRC_SR;
  280. ddr_out32(&ddr->sdram_cfg_2, temp32);
  281. /* do board specific memory setup */
  282. board_mem_sleep_setup();
  283. temp32 = (ddr_in32(&ddr->sdram_cfg) | SDRAM_CFG_BI);
  284. } else
  285. #endif
  286. temp32 = ddr_in32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI;
  287. /* Let the controller go */
  288. ddr_out32(&ddr->sdram_cfg, temp32 | SDRAM_CFG_MEM_EN);
  289. mb();
  290. isb();
  291. #if defined(CONFIG_SYS_FSL_ERRATUM_A008511) || \
  292. defined(CONFIG_SYS_FSL_ERRATUM_A009803)
  293. /* Part 2 of 2 */
  294. timeout = 40;
  295. /* Wait for idle. D_INIT needs to be cleared earlier, or timeout */
  296. while (!(ddr_in32(&ddr->debug[1]) & 0x2) &&
  297. (timeout > 0)) {
  298. udelay(1000);
  299. timeout--;
  300. }
  301. if (timeout <= 0) {
  302. printf("Controler %d timeout, debug_2 = %x\n",
  303. ctrl_num, ddr_in32(&ddr->debug[1]));
  304. }
  305. #ifdef CONFIG_SYS_FSL_ERRATUM_A008511
  306. /* This erraum only applies to verion 5.2.0 */
  307. if (fsl_ddr_get_version(ctrl_num) == 0x50200) {
  308. /* The vref setting sequence is different for range 2 */
  309. if (regs->ddr_cdr2 & DDR_CDR2_VREF_RANGE_2)
  310. vref_seq = vref_seq2;
  311. /* Set VREF */
  312. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  313. if (!(regs->cs[i].config & SDRAM_CS_CONFIG_EN))
  314. continue;
  315. mr6 = (regs->ddr_sdram_mode_10 >> 16) |
  316. MD_CNTL_MD_EN |
  317. MD_CNTL_CS_SEL(i) |
  318. MD_CNTL_MD_SEL(6) |
  319. 0x00200000;
  320. temp32 = mr6 | vref_seq[0];
  321. set_wait_for_bits_clear(&ddr->sdram_md_cntl,
  322. temp32, MD_CNTL_MD_EN);
  323. udelay(1);
  324. debug("MR6 = 0x%08x\n", temp32);
  325. temp32 = mr6 | vref_seq[1];
  326. set_wait_for_bits_clear(&ddr->sdram_md_cntl,
  327. temp32, MD_CNTL_MD_EN);
  328. udelay(1);
  329. debug("MR6 = 0x%08x\n", temp32);
  330. temp32 = mr6 | vref_seq[2];
  331. set_wait_for_bits_clear(&ddr->sdram_md_cntl,
  332. temp32, MD_CNTL_MD_EN);
  333. udelay(1);
  334. debug("MR6 = 0x%08x\n", temp32);
  335. }
  336. ddr_out32(&ddr->sdram_md_cntl, 0);
  337. temp32 = ddr_in32(&ddr->debug[28]);
  338. temp32 &= ~DDR_TX_BD_DIS; /* Enable deskew */
  339. ddr_out32(&ddr->debug[28], temp32);
  340. ddr_out32(&ddr->debug[1], 0x400); /* restart deskew */
  341. /* wait for idle */
  342. timeout = 40;
  343. while (!(ddr_in32(&ddr->debug[1]) & 0x2) &&
  344. (timeout > 0)) {
  345. udelay(1000);
  346. timeout--;
  347. }
  348. if (timeout <= 0) {
  349. printf("Controler %d timeout, debug_2 = %x\n",
  350. ctrl_num, ddr_in32(&ddr->debug[1]));
  351. }
  352. }
  353. #endif /* CONFIG_SYS_FSL_ERRATUM_A008511 */
  354. #ifdef CONFIG_SYS_FSL_ERRATUM_A009803
  355. if (regs->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) {
  356. /* if it's RDIMM */
  357. if (regs->ddr_sdram_cfg & SDRAM_CFG_RD_EN) {
  358. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  359. if (!(regs->cs[i].config & SDRAM_CS_CONFIG_EN))
  360. continue;
  361. set_wait_for_bits_clear(&ddr->sdram_md_cntl,
  362. MD_CNTL_MD_EN |
  363. MD_CNTL_CS_SEL(i) |
  364. 0x070000ed,
  365. MD_CNTL_MD_EN);
  366. udelay(1);
  367. }
  368. }
  369. ddr_out32(&ddr->err_disable,
  370. regs->err_disable & ~DDR_ERR_DISABLE_APED);
  371. }
  372. #endif
  373. /* Restore D_INIT */
  374. ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  375. #endif
  376. total_gb_size_per_controller = 0;
  377. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  378. if (!(regs->cs[i].config & 0x80000000))
  379. continue;
  380. total_gb_size_per_controller += 1 << (
  381. ((regs->cs[i].config >> 14) & 0x3) + 2 +
  382. ((regs->cs[i].config >> 8) & 0x7) + 12 +
  383. ((regs->cs[i].config >> 4) & 0x3) + 0 +
  384. ((regs->cs[i].config >> 0) & 0x7) + 8 +
  385. 3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) -
  386. 26); /* minus 26 (count of 64M) */
  387. }
  388. if (fsl_ddr_get_intl3r() & 0x80000000) /* 3-way interleaving */
  389. total_gb_size_per_controller *= 3;
  390. else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */
  391. total_gb_size_per_controller <<= 1;
  392. /*
  393. * total memory / bus width = transactions needed
  394. * transactions needed / data rate = seconds
  395. * to add plenty of buffer, double the time
  396. * For example, 2GB on 666MT/s 64-bit bus takes about 402ms
  397. * Let's wait for 800ms
  398. */
  399. bus_width = 3 - ((ddr_in32(&ddr->sdram_cfg) & SDRAM_CFG_DBW_MASK)
  400. >> SDRAM_CFG_DBW_SHIFT);
  401. timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 /
  402. (get_ddr_freq(ctrl_num) >> 20)) << 2;
  403. total_gb_size_per_controller >>= 4; /* shift down to gb size */
  404. debug("total %d GB\n", total_gb_size_per_controller);
  405. debug("Need to wait up to %d * 10ms\n", timeout);
  406. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  407. while ((ddr_in32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
  408. (timeout >= 0)) {
  409. udelay(10000); /* throttle polling rate */
  410. timeout--;
  411. }
  412. if (timeout <= 0)
  413. printf("Waiting for D_INIT timeout. Memory may not work.\n");
  414. #ifdef CONFIG_SYS_FSL_ERRATUM_A009663
  415. ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  416. #endif
  417. #ifdef CONFIG_DEEP_SLEEP
  418. if (is_warm_boot()) {
  419. /* exit self-refresh */
  420. temp32 = ddr_in32(&ddr->sdram_cfg_2);
  421. temp32 &= ~SDRAM_CFG2_FRC_SR;
  422. ddr_out32(&ddr->sdram_cfg_2, temp32);
  423. }
  424. #endif
  425. #ifdef CONFIG_FSL_DDR_BIST
  426. #define BIST_PATTERN1 0xFFFFFFFF
  427. #define BIST_PATTERN2 0x0
  428. #define BIST_CR 0x80010000
  429. #define BIST_CR_EN 0x80000000
  430. #define BIST_CR_STAT 0x00000001
  431. #define CTLR_INTLV_MASK 0x20000000
  432. /* Perform build-in test on memory. Three-way interleaving is not yet
  433. * supported by this code. */
  434. if (env_get_f("ddr_bist", buffer, CONFIG_SYS_CBSIZE) >= 0) {
  435. puts("Running BIST test. This will take a while...");
  436. cs0_config = ddr_in32(&ddr->cs0_config);
  437. cs0_bnds = ddr_in32(&ddr->cs0_bnds);
  438. cs1_bnds = ddr_in32(&ddr->cs1_bnds);
  439. cs2_bnds = ddr_in32(&ddr->cs2_bnds);
  440. cs3_bnds = ddr_in32(&ddr->cs3_bnds);
  441. if (cs0_config & CTLR_INTLV_MASK) {
  442. /* set bnds to non-interleaving */
  443. ddr_out32(&ddr->cs0_bnds, (cs0_bnds & 0xfffefffe) >> 1);
  444. ddr_out32(&ddr->cs1_bnds, (cs1_bnds & 0xfffefffe) >> 1);
  445. ddr_out32(&ddr->cs2_bnds, (cs2_bnds & 0xfffefffe) >> 1);
  446. ddr_out32(&ddr->cs3_bnds, (cs3_bnds & 0xfffefffe) >> 1);
  447. }
  448. ddr_out32(&ddr->mtp1, BIST_PATTERN1);
  449. ddr_out32(&ddr->mtp2, BIST_PATTERN1);
  450. ddr_out32(&ddr->mtp3, BIST_PATTERN2);
  451. ddr_out32(&ddr->mtp4, BIST_PATTERN2);
  452. ddr_out32(&ddr->mtp5, BIST_PATTERN1);
  453. ddr_out32(&ddr->mtp6, BIST_PATTERN1);
  454. ddr_out32(&ddr->mtp7, BIST_PATTERN2);
  455. ddr_out32(&ddr->mtp8, BIST_PATTERN2);
  456. ddr_out32(&ddr->mtp9, BIST_PATTERN1);
  457. ddr_out32(&ddr->mtp10, BIST_PATTERN2);
  458. mtcr = BIST_CR;
  459. ddr_out32(&ddr->mtcr, mtcr);
  460. timeout = 100;
  461. while (timeout > 0 && (mtcr & BIST_CR_EN)) {
  462. mdelay(1000);
  463. timeout--;
  464. mtcr = ddr_in32(&ddr->mtcr);
  465. }
  466. if (timeout <= 0)
  467. puts("Timeout\n");
  468. else
  469. puts("Done\n");
  470. err_detect = ddr_in32(&ddr->err_detect);
  471. err_sbe = ddr_in32(&ddr->err_sbe);
  472. if (mtcr & BIST_CR_STAT) {
  473. printf("BIST test failed on controller %d.\n",
  474. ctrl_num);
  475. }
  476. if (err_detect || (err_sbe & 0xffff)) {
  477. printf("ECC error detected on controller %d.\n",
  478. ctrl_num);
  479. }
  480. if (cs0_config & CTLR_INTLV_MASK) {
  481. /* restore bnds registers */
  482. ddr_out32(&ddr->cs0_bnds, cs0_bnds);
  483. ddr_out32(&ddr->cs1_bnds, cs1_bnds);
  484. ddr_out32(&ddr->cs2_bnds, cs2_bnds);
  485. ddr_out32(&ddr->cs3_bnds, cs3_bnds);
  486. }
  487. }
  488. #endif
  489. }