ctrl_regs.c 74 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666
  1. /*
  2. * Copyright 2008-2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * Generic driver for Freescale DDR/DDR2/DDR3/DDR4 memory controller.
  8. * Based on code from spd_sdram.c
  9. * Author: James Yang [at freescale.com]
  10. */
  11. #include <common.h>
  12. #include <fsl_ddr_sdram.h>
  13. #include <fsl_errata.h>
  14. #include <fsl_ddr.h>
  15. #include <fsl_immap.h>
  16. #include <asm/io.h>
  17. #if defined(CONFIG_FSL_LSCH2) || defined(CONFIG_FSL_LSCH3) || \
  18. defined(CONFIG_ARM)
  19. #include <asm/arch/clock.h>
  20. #endif
  21. /*
  22. * Determine Rtt value.
  23. *
  24. * This should likely be either board or controller specific.
  25. *
  26. * Rtt(nominal) - DDR2:
  27. * 0 = Rtt disabled
  28. * 1 = 75 ohm
  29. * 2 = 150 ohm
  30. * 3 = 50 ohm
  31. * Rtt(nominal) - DDR3:
  32. * 0 = Rtt disabled
  33. * 1 = 60 ohm
  34. * 2 = 120 ohm
  35. * 3 = 40 ohm
  36. * 4 = 20 ohm
  37. * 5 = 30 ohm
  38. *
  39. * FIXME: Apparently 8641 needs a value of 2
  40. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  41. *
  42. * FIXME: There was some effort down this line earlier:
  43. *
  44. * unsigned int i;
  45. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  46. * if (popts->dimmslot[i].num_valid_cs
  47. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  48. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  49. * rtt = 2;
  50. * break;
  51. * }
  52. * }
  53. */
  54. static inline int fsl_ddr_get_rtt(void)
  55. {
  56. int rtt;
  57. #if defined(CONFIG_SYS_FSL_DDR1)
  58. rtt = 0;
  59. #elif defined(CONFIG_SYS_FSL_DDR2)
  60. rtt = 3;
  61. #else
  62. rtt = 0;
  63. #endif
  64. return rtt;
  65. }
  66. #ifdef CONFIG_SYS_FSL_DDR4
  67. /*
  68. * compute CAS write latency according to DDR4 spec
  69. * CWL = 9 for <= 1600MT/s
  70. * 10 for <= 1866MT/s
  71. * 11 for <= 2133MT/s
  72. * 12 for <= 2400MT/s
  73. * 14 for <= 2667MT/s
  74. * 16 for <= 2933MT/s
  75. * 18 for higher
  76. */
  77. static inline unsigned int compute_cas_write_latency(
  78. const unsigned int ctrl_num)
  79. {
  80. unsigned int cwl;
  81. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  82. if (mclk_ps >= 1250)
  83. cwl = 9;
  84. else if (mclk_ps >= 1070)
  85. cwl = 10;
  86. else if (mclk_ps >= 935)
  87. cwl = 11;
  88. else if (mclk_ps >= 833)
  89. cwl = 12;
  90. else if (mclk_ps >= 750)
  91. cwl = 14;
  92. else if (mclk_ps >= 681)
  93. cwl = 16;
  94. else
  95. cwl = 18;
  96. return cwl;
  97. }
  98. #else
  99. /*
  100. * compute the CAS write latency according to DDR3 spec
  101. * CWL = 5 if tCK >= 2.5ns
  102. * 6 if 2.5ns > tCK >= 1.875ns
  103. * 7 if 1.875ns > tCK >= 1.5ns
  104. * 8 if 1.5ns > tCK >= 1.25ns
  105. * 9 if 1.25ns > tCK >= 1.07ns
  106. * 10 if 1.07ns > tCK >= 0.935ns
  107. * 11 if 0.935ns > tCK >= 0.833ns
  108. * 12 if 0.833ns > tCK >= 0.75ns
  109. */
  110. static inline unsigned int compute_cas_write_latency(
  111. const unsigned int ctrl_num)
  112. {
  113. unsigned int cwl;
  114. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  115. if (mclk_ps >= 2500)
  116. cwl = 5;
  117. else if (mclk_ps >= 1875)
  118. cwl = 6;
  119. else if (mclk_ps >= 1500)
  120. cwl = 7;
  121. else if (mclk_ps >= 1250)
  122. cwl = 8;
  123. else if (mclk_ps >= 1070)
  124. cwl = 9;
  125. else if (mclk_ps >= 935)
  126. cwl = 10;
  127. else if (mclk_ps >= 833)
  128. cwl = 11;
  129. else if (mclk_ps >= 750)
  130. cwl = 12;
  131. else {
  132. cwl = 12;
  133. printf("Warning: CWL is out of range\n");
  134. }
  135. return cwl;
  136. }
  137. #endif
  138. /* Chip Select Configuration (CSn_CONFIG) */
  139. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  140. const memctl_options_t *popts,
  141. const dimm_params_t *dimm_params)
  142. {
  143. unsigned int cs_n_en = 0; /* Chip Select enable */
  144. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  145. unsigned int intlv_ctl = 0; /* Interleaving control */
  146. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  147. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  148. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  149. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  150. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  151. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  152. int go_config = 0;
  153. #ifdef CONFIG_SYS_FSL_DDR4
  154. unsigned int bg_bits_cs_n = 0; /* Num of bank group bits */
  155. #else
  156. unsigned int n_banks_per_sdram_device;
  157. #endif
  158. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  159. switch (i) {
  160. case 0:
  161. if (dimm_params[dimm_number].n_ranks > 0) {
  162. go_config = 1;
  163. /* These fields only available in CS0_CONFIG */
  164. if (!popts->memctl_interleaving)
  165. break;
  166. switch (popts->memctl_interleaving_mode) {
  167. case FSL_DDR_256B_INTERLEAVING:
  168. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  169. case FSL_DDR_PAGE_INTERLEAVING:
  170. case FSL_DDR_BANK_INTERLEAVING:
  171. case FSL_DDR_SUPERBANK_INTERLEAVING:
  172. intlv_en = popts->memctl_interleaving;
  173. intlv_ctl = popts->memctl_interleaving_mode;
  174. break;
  175. default:
  176. break;
  177. }
  178. }
  179. break;
  180. case 1:
  181. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  182. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  183. go_config = 1;
  184. break;
  185. case 2:
  186. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  187. (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0))
  188. go_config = 1;
  189. break;
  190. case 3:
  191. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  192. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  193. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  194. go_config = 1;
  195. break;
  196. default:
  197. break;
  198. }
  199. if (go_config) {
  200. cs_n_en = 1;
  201. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  202. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  203. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  204. #ifdef CONFIG_SYS_FSL_DDR4
  205. ba_bits_cs_n = dimm_params[dimm_number].bank_addr_bits;
  206. bg_bits_cs_n = dimm_params[dimm_number].bank_group_bits;
  207. #else
  208. n_banks_per_sdram_device
  209. = dimm_params[dimm_number].n_banks_per_sdram_device;
  210. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  211. #endif
  212. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  213. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  214. }
  215. ddr->cs[i].config = (0
  216. | ((cs_n_en & 0x1) << 31)
  217. | ((intlv_en & 0x3) << 29)
  218. | ((intlv_ctl & 0xf) << 24)
  219. | ((ap_n_en & 0x1) << 23)
  220. /* XXX: some implementation only have 1 bit starting at left */
  221. | ((odt_rd_cfg & 0x7) << 20)
  222. /* XXX: Some implementation only have 1 bit starting at left */
  223. | ((odt_wr_cfg & 0x7) << 16)
  224. | ((ba_bits_cs_n & 0x3) << 14)
  225. | ((row_bits_cs_n & 0x7) << 8)
  226. #ifdef CONFIG_SYS_FSL_DDR4
  227. | ((bg_bits_cs_n & 0x3) << 4)
  228. #endif
  229. | ((col_bits_cs_n & 0x7) << 0)
  230. );
  231. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  232. }
  233. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  234. /* FIXME: 8572 */
  235. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  236. {
  237. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  238. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  239. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  240. }
  241. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  242. #if !defined(CONFIG_SYS_FSL_DDR1)
  243. /*
  244. * Check DIMM configuration, return 2 if quad-rank or two dual-rank
  245. * Return 1 if other two slots configuration. Return 0 if single slot.
  246. */
  247. static inline int avoid_odt_overlap(const dimm_params_t *dimm_params)
  248. {
  249. #if CONFIG_DIMM_SLOTS_PER_CTLR == 1
  250. if (dimm_params[0].n_ranks == 4)
  251. return 2;
  252. #endif
  253. #if CONFIG_DIMM_SLOTS_PER_CTLR == 2
  254. if ((dimm_params[0].n_ranks == 2) &&
  255. (dimm_params[1].n_ranks == 2))
  256. return 2;
  257. #ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
  258. if (dimm_params[0].n_ranks == 4)
  259. return 2;
  260. #endif
  261. if ((dimm_params[0].n_ranks != 0) &&
  262. (dimm_params[2].n_ranks != 0))
  263. return 1;
  264. #endif
  265. return 0;
  266. }
  267. /*
  268. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  269. *
  270. * Avoid writing for DDR I. The new PQ38 DDR controller
  271. * dreams up non-zero default values to be backwards compatible.
  272. */
  273. static void set_timing_cfg_0(const unsigned int ctrl_num,
  274. fsl_ddr_cfg_regs_t *ddr,
  275. const memctl_options_t *popts,
  276. const dimm_params_t *dimm_params)
  277. {
  278. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  279. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  280. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  281. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  282. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  283. /* Active powerdown exit timing (tXARD and tXARDS). */
  284. unsigned char act_pd_exit_mclk;
  285. /* Precharge powerdown exit timing (tXP). */
  286. unsigned char pre_pd_exit_mclk;
  287. /* ODT powerdown exit timing (tAXPD). */
  288. unsigned char taxpd_mclk = 0;
  289. /* Mode register set cycle time (tMRD). */
  290. unsigned char tmrd_mclk;
  291. #if defined(CONFIG_SYS_FSL_DDR4) || defined(CONFIG_SYS_FSL_DDR3)
  292. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  293. #endif
  294. #ifdef CONFIG_SYS_FSL_DDR4
  295. /* tXP=max(4nCK, 6ns) */
  296. int txp = max((int)mclk_ps * 4, 6000); /* unit=ps */
  297. unsigned int data_rate = get_ddr_freq(ctrl_num);
  298. /* for faster clock, need more time for data setup */
  299. trwt_mclk = (data_rate/1000000 > 1900) ? 3 : 2;
  300. /*
  301. * for single quad-rank DIMM and two-slot DIMMs
  302. * to avoid ODT overlap
  303. */
  304. switch (avoid_odt_overlap(dimm_params)) {
  305. case 2:
  306. twrt_mclk = 2;
  307. twwt_mclk = 2;
  308. trrt_mclk = 2;
  309. break;
  310. default:
  311. twrt_mclk = 1;
  312. twwt_mclk = 1;
  313. trrt_mclk = 0;
  314. break;
  315. }
  316. act_pd_exit_mclk = picos_to_mclk(ctrl_num, txp);
  317. pre_pd_exit_mclk = act_pd_exit_mclk;
  318. /*
  319. * MRS_CYC = max(tMRD, tMOD)
  320. * tMRD = 8nCK, tMOD = max(24nCK, 15ns)
  321. */
  322. tmrd_mclk = max(24U, picos_to_mclk(ctrl_num, 15000));
  323. #elif defined(CONFIG_SYS_FSL_DDR3)
  324. unsigned int data_rate = get_ddr_freq(ctrl_num);
  325. int txp;
  326. unsigned int ip_rev;
  327. int odt_overlap;
  328. /*
  329. * (tXARD and tXARDS). Empirical?
  330. * The DDR3 spec has not tXARD,
  331. * we use the tXP instead of it.
  332. * tXP=max(3nCK, 7.5ns) for DDR3-800, 1066
  333. * max(3nCK, 6ns) for DDR3-1333, 1600, 1866, 2133
  334. * spec has not the tAXPD, we use
  335. * tAXPD=1, need design to confirm.
  336. */
  337. txp = max((int)mclk_ps * 3, (mclk_ps > 1540 ? 7500 : 6000));
  338. ip_rev = fsl_ddr_get_version(ctrl_num);
  339. if (ip_rev >= 0x40700) {
  340. /*
  341. * MRS_CYC = max(tMRD, tMOD)
  342. * tMRD = 4nCK (8nCK for RDIMM)
  343. * tMOD = max(12nCK, 15ns)
  344. */
  345. tmrd_mclk = max((unsigned int)12,
  346. picos_to_mclk(ctrl_num, 15000));
  347. } else {
  348. /*
  349. * MRS_CYC = tMRD
  350. * tMRD = 4nCK (8nCK for RDIMM)
  351. */
  352. if (popts->registered_dimm_en)
  353. tmrd_mclk = 8;
  354. else
  355. tmrd_mclk = 4;
  356. }
  357. /* set the turnaround time */
  358. /*
  359. * for single quad-rank DIMM and two-slot DIMMs
  360. * to avoid ODT overlap
  361. */
  362. odt_overlap = avoid_odt_overlap(dimm_params);
  363. switch (odt_overlap) {
  364. case 2:
  365. twwt_mclk = 2;
  366. trrt_mclk = 1;
  367. break;
  368. case 1:
  369. twwt_mclk = 1;
  370. trrt_mclk = 0;
  371. break;
  372. default:
  373. break;
  374. }
  375. /* for faster clock, need more time for data setup */
  376. trwt_mclk = (data_rate/1000000 > 1800) ? 2 : 1;
  377. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  378. twrt_mclk = 1;
  379. if (popts->dynamic_power == 0) { /* powerdown is not used */
  380. act_pd_exit_mclk = 1;
  381. pre_pd_exit_mclk = 1;
  382. taxpd_mclk = 1;
  383. } else {
  384. /* act_pd_exit_mclk = tXARD, see above */
  385. act_pd_exit_mclk = picos_to_mclk(ctrl_num, txp);
  386. /* Mode register MR0[A12] is '1' - fast exit */
  387. pre_pd_exit_mclk = act_pd_exit_mclk;
  388. taxpd_mclk = 1;
  389. }
  390. #else /* CONFIG_SYS_FSL_DDR2 */
  391. /*
  392. * (tXARD and tXARDS). Empirical?
  393. * tXARD = 2 for DDR2
  394. * tXP=2
  395. * tAXPD=8
  396. */
  397. act_pd_exit_mclk = 2;
  398. pre_pd_exit_mclk = 2;
  399. taxpd_mclk = 8;
  400. tmrd_mclk = 2;
  401. #endif
  402. if (popts->trwt_override)
  403. trwt_mclk = popts->trwt;
  404. ddr->timing_cfg_0 = (0
  405. | ((trwt_mclk & 0x3) << 30) /* RWT */
  406. | ((twrt_mclk & 0x3) << 28) /* WRT */
  407. | ((trrt_mclk & 0x3) << 26) /* RRT */
  408. | ((twwt_mclk & 0x3) << 24) /* WWT */
  409. | ((act_pd_exit_mclk & 0xf) << 20) /* ACT_PD_EXIT */
  410. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  411. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  412. | ((tmrd_mclk & 0x1f) << 0) /* MRS_CYC */
  413. );
  414. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  415. }
  416. #endif /* !defined(CONFIG_SYS_FSL_DDR1) */
  417. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  418. static void set_timing_cfg_3(const unsigned int ctrl_num,
  419. fsl_ddr_cfg_regs_t *ddr,
  420. const memctl_options_t *popts,
  421. const common_timing_params_t *common_dimm,
  422. unsigned int cas_latency,
  423. unsigned int additive_latency)
  424. {
  425. /* Extended precharge to activate interval (tRP) */
  426. unsigned int ext_pretoact = 0;
  427. /* Extended Activate to precharge interval (tRAS) */
  428. unsigned int ext_acttopre = 0;
  429. /* Extended activate to read/write interval (tRCD) */
  430. unsigned int ext_acttorw = 0;
  431. /* Extended refresh recovery time (tRFC) */
  432. unsigned int ext_refrec;
  433. /* Extended MCAS latency from READ cmd */
  434. unsigned int ext_caslat = 0;
  435. /* Extended additive latency */
  436. unsigned int ext_add_lat = 0;
  437. /* Extended last data to precharge interval (tWR) */
  438. unsigned int ext_wrrec = 0;
  439. /* Control Adjust */
  440. unsigned int cntl_adj = 0;
  441. ext_pretoact = picos_to_mclk(ctrl_num, common_dimm->trp_ps) >> 4;
  442. ext_acttopre = picos_to_mclk(ctrl_num, common_dimm->tras_ps) >> 4;
  443. ext_acttorw = picos_to_mclk(ctrl_num, common_dimm->trcd_ps) >> 4;
  444. ext_caslat = (2 * cas_latency - 1) >> 4;
  445. ext_add_lat = additive_latency >> 4;
  446. #ifdef CONFIG_SYS_FSL_DDR4
  447. ext_refrec = (picos_to_mclk(ctrl_num, common_dimm->trfc1_ps) - 8) >> 4;
  448. #else
  449. ext_refrec = (picos_to_mclk(ctrl_num, common_dimm->trfc_ps) - 8) >> 4;
  450. /* ext_wrrec only deals with 16 clock and above, or 14 with OTF */
  451. #endif
  452. ext_wrrec = (picos_to_mclk(ctrl_num, common_dimm->twr_ps) +
  453. (popts->otf_burst_chop_en ? 2 : 0)) >> 4;
  454. ddr->timing_cfg_3 = (0
  455. | ((ext_pretoact & 0x1) << 28)
  456. | ((ext_acttopre & 0x3) << 24)
  457. | ((ext_acttorw & 0x1) << 22)
  458. | ((ext_refrec & 0x1F) << 16)
  459. | ((ext_caslat & 0x3) << 12)
  460. | ((ext_add_lat & 0x1) << 10)
  461. | ((ext_wrrec & 0x1) << 8)
  462. | ((cntl_adj & 0x7) << 0)
  463. );
  464. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  465. }
  466. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  467. static void set_timing_cfg_1(const unsigned int ctrl_num,
  468. fsl_ddr_cfg_regs_t *ddr,
  469. const memctl_options_t *popts,
  470. const common_timing_params_t *common_dimm,
  471. unsigned int cas_latency)
  472. {
  473. /* Precharge-to-activate interval (tRP) */
  474. unsigned char pretoact_mclk;
  475. /* Activate to precharge interval (tRAS) */
  476. unsigned char acttopre_mclk;
  477. /* Activate to read/write interval (tRCD) */
  478. unsigned char acttorw_mclk;
  479. /* CASLAT */
  480. unsigned char caslat_ctrl;
  481. /* Refresh recovery time (tRFC) ; trfc_low */
  482. unsigned char refrec_ctrl;
  483. /* Last data to precharge minimum interval (tWR) */
  484. unsigned char wrrec_mclk;
  485. /* Activate-to-activate interval (tRRD) */
  486. unsigned char acttoact_mclk;
  487. /* Last write data pair to read command issue interval (tWTR) */
  488. unsigned char wrtord_mclk;
  489. #ifdef CONFIG_SYS_FSL_DDR4
  490. /* DDR4 supports 10, 12, 14, 16, 18, 20, 24 */
  491. static const u8 wrrec_table[] = {
  492. 10, 10, 10, 10, 10,
  493. 10, 10, 10, 10, 10,
  494. 12, 12, 14, 14, 16,
  495. 16, 18, 18, 20, 20,
  496. 24, 24, 24, 24};
  497. #else
  498. /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
  499. static const u8 wrrec_table[] = {
  500. 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
  501. #endif
  502. pretoact_mclk = picos_to_mclk(ctrl_num, common_dimm->trp_ps);
  503. acttopre_mclk = picos_to_mclk(ctrl_num, common_dimm->tras_ps);
  504. acttorw_mclk = picos_to_mclk(ctrl_num, common_dimm->trcd_ps);
  505. /*
  506. * Translate CAS Latency to a DDR controller field value:
  507. *
  508. * CAS Lat DDR I DDR II Ctrl
  509. * Clocks SPD Bit SPD Bit Value
  510. * ------- ------- ------- -----
  511. * 1.0 0 0001
  512. * 1.5 1 0010
  513. * 2.0 2 2 0011
  514. * 2.5 3 0100
  515. * 3.0 4 3 0101
  516. * 3.5 5 0110
  517. * 4.0 4 0111
  518. * 4.5 1000
  519. * 5.0 5 1001
  520. */
  521. #if defined(CONFIG_SYS_FSL_DDR1)
  522. caslat_ctrl = (cas_latency + 1) & 0x07;
  523. #elif defined(CONFIG_SYS_FSL_DDR2)
  524. caslat_ctrl = 2 * cas_latency - 1;
  525. #else
  526. /*
  527. * if the CAS latency more than 8 cycle,
  528. * we need set extend bit for it at
  529. * TIMING_CFG_3[EXT_CASLAT]
  530. */
  531. if (fsl_ddr_get_version(ctrl_num) <= 0x40400)
  532. caslat_ctrl = 2 * cas_latency - 1;
  533. else
  534. caslat_ctrl = (cas_latency - 1) << 1;
  535. #endif
  536. #ifdef CONFIG_SYS_FSL_DDR4
  537. refrec_ctrl = picos_to_mclk(ctrl_num, common_dimm->trfc1_ps) - 8;
  538. wrrec_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  539. acttoact_mclk = max(picos_to_mclk(ctrl_num, common_dimm->trrds_ps), 4U);
  540. wrtord_mclk = max(2U, picos_to_mclk(ctrl_num, 2500));
  541. if ((wrrec_mclk < 1) || (wrrec_mclk > 24))
  542. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  543. else
  544. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  545. #else
  546. refrec_ctrl = picos_to_mclk(ctrl_num, common_dimm->trfc_ps) - 8;
  547. wrrec_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  548. acttoact_mclk = picos_to_mclk(ctrl_num, common_dimm->trrd_ps);
  549. wrtord_mclk = picos_to_mclk(ctrl_num, common_dimm->twtr_ps);
  550. if ((wrrec_mclk < 1) || (wrrec_mclk > 16))
  551. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  552. else
  553. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  554. #endif
  555. if (popts->otf_burst_chop_en)
  556. wrrec_mclk += 2;
  557. /*
  558. * JEDEC has min requirement for tRRD
  559. */
  560. #if defined(CONFIG_SYS_FSL_DDR3)
  561. if (acttoact_mclk < 4)
  562. acttoact_mclk = 4;
  563. #endif
  564. /*
  565. * JEDEC has some min requirements for tWTR
  566. */
  567. #if defined(CONFIG_SYS_FSL_DDR2)
  568. if (wrtord_mclk < 2)
  569. wrtord_mclk = 2;
  570. #elif defined(CONFIG_SYS_FSL_DDR3)
  571. if (wrtord_mclk < 4)
  572. wrtord_mclk = 4;
  573. #endif
  574. if (popts->otf_burst_chop_en)
  575. wrtord_mclk += 2;
  576. ddr->timing_cfg_1 = (0
  577. | ((pretoact_mclk & 0x0F) << 28)
  578. | ((acttopre_mclk & 0x0F) << 24)
  579. | ((acttorw_mclk & 0xF) << 20)
  580. | ((caslat_ctrl & 0xF) << 16)
  581. | ((refrec_ctrl & 0xF) << 12)
  582. | ((wrrec_mclk & 0x0F) << 8)
  583. | ((acttoact_mclk & 0x0F) << 4)
  584. | ((wrtord_mclk & 0x0F) << 0)
  585. );
  586. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  587. }
  588. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  589. static void set_timing_cfg_2(const unsigned int ctrl_num,
  590. fsl_ddr_cfg_regs_t *ddr,
  591. const memctl_options_t *popts,
  592. const common_timing_params_t *common_dimm,
  593. unsigned int cas_latency,
  594. unsigned int additive_latency)
  595. {
  596. /* Additive latency */
  597. unsigned char add_lat_mclk;
  598. /* CAS-to-preamble override */
  599. unsigned short cpo;
  600. /* Write latency */
  601. unsigned char wr_lat;
  602. /* Read to precharge (tRTP) */
  603. unsigned char rd_to_pre;
  604. /* Write command to write data strobe timing adjustment */
  605. unsigned char wr_data_delay;
  606. /* Minimum CKE pulse width (tCKE) */
  607. unsigned char cke_pls;
  608. /* Window for four activates (tFAW) */
  609. unsigned short four_act;
  610. #ifdef CONFIG_SYS_FSL_DDR3
  611. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  612. #endif
  613. /* FIXME add check that this must be less than acttorw_mclk */
  614. add_lat_mclk = additive_latency;
  615. cpo = popts->cpo_override;
  616. #if defined(CONFIG_SYS_FSL_DDR1)
  617. /*
  618. * This is a lie. It should really be 1, but if it is
  619. * set to 1, bits overlap into the old controller's
  620. * otherwise unused ACSM field. If we leave it 0, then
  621. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  622. */
  623. wr_lat = 0;
  624. #elif defined(CONFIG_SYS_FSL_DDR2)
  625. wr_lat = cas_latency - 1;
  626. #else
  627. wr_lat = compute_cas_write_latency(ctrl_num);
  628. #endif
  629. #ifdef CONFIG_SYS_FSL_DDR4
  630. rd_to_pre = picos_to_mclk(ctrl_num, 7500);
  631. #else
  632. rd_to_pre = picos_to_mclk(ctrl_num, common_dimm->trtp_ps);
  633. #endif
  634. /*
  635. * JEDEC has some min requirements for tRTP
  636. */
  637. #if defined(CONFIG_SYS_FSL_DDR2)
  638. if (rd_to_pre < 2)
  639. rd_to_pre = 2;
  640. #elif defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  641. if (rd_to_pre < 4)
  642. rd_to_pre = 4;
  643. #endif
  644. if (popts->otf_burst_chop_en)
  645. rd_to_pre += 2; /* according to UM */
  646. wr_data_delay = popts->write_data_delay;
  647. #ifdef CONFIG_SYS_FSL_DDR4
  648. cpo = 0;
  649. cke_pls = max(3U, picos_to_mclk(ctrl_num, 5000));
  650. #elif defined(CONFIG_SYS_FSL_DDR3)
  651. /*
  652. * cke pulse = max(3nCK, 7.5ns) for DDR3-800
  653. * max(3nCK, 5.625ns) for DDR3-1066, 1333
  654. * max(3nCK, 5ns) for DDR3-1600, 1866, 2133
  655. */
  656. cke_pls = max(3U, picos_to_mclk(ctrl_num, mclk_ps > 1870 ? 7500 :
  657. (mclk_ps > 1245 ? 5625 : 5000)));
  658. #else
  659. cke_pls = FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR;
  660. #endif
  661. four_act = picos_to_mclk(ctrl_num,
  662. popts->tfaw_window_four_activates_ps);
  663. ddr->timing_cfg_2 = (0
  664. | ((add_lat_mclk & 0xf) << 28)
  665. | ((cpo & 0x1f) << 23)
  666. | ((wr_lat & 0xf) << 19)
  667. | (((wr_lat & 0x10) >> 4) << 18)
  668. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  669. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  670. | ((cke_pls & 0x7) << 6)
  671. | ((four_act & 0x3f) << 0)
  672. );
  673. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  674. }
  675. /* DDR SDRAM Register Control Word */
  676. static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
  677. const memctl_options_t *popts,
  678. const common_timing_params_t *common_dimm)
  679. {
  680. if (common_dimm->all_dimms_registered &&
  681. !common_dimm->all_dimms_unbuffered) {
  682. if (popts->rcw_override) {
  683. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  684. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  685. } else {
  686. ddr->ddr_sdram_rcw_1 =
  687. common_dimm->rcw[0] << 28 | \
  688. common_dimm->rcw[1] << 24 | \
  689. common_dimm->rcw[2] << 20 | \
  690. common_dimm->rcw[3] << 16 | \
  691. common_dimm->rcw[4] << 12 | \
  692. common_dimm->rcw[5] << 8 | \
  693. common_dimm->rcw[6] << 4 | \
  694. common_dimm->rcw[7];
  695. ddr->ddr_sdram_rcw_2 =
  696. common_dimm->rcw[8] << 28 | \
  697. common_dimm->rcw[9] << 24 | \
  698. common_dimm->rcw[10] << 20 | \
  699. common_dimm->rcw[11] << 16 | \
  700. common_dimm->rcw[12] << 12 | \
  701. common_dimm->rcw[13] << 8 | \
  702. common_dimm->rcw[14] << 4 | \
  703. common_dimm->rcw[15];
  704. }
  705. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
  706. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
  707. }
  708. }
  709. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  710. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  711. const memctl_options_t *popts,
  712. const common_timing_params_t *common_dimm)
  713. {
  714. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  715. unsigned int sren; /* Self refresh enable (during sleep) */
  716. unsigned int ecc_en; /* ECC enable. */
  717. unsigned int rd_en; /* Registered DIMM enable */
  718. unsigned int sdram_type; /* Type of SDRAM */
  719. unsigned int dyn_pwr; /* Dynamic power management mode */
  720. unsigned int dbw; /* DRAM dta bus width */
  721. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  722. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  723. unsigned int threet_en; /* Enable 3T timing */
  724. unsigned int twot_en; /* Enable 2T timing */
  725. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  726. unsigned int x32_en = 0; /* x32 enable */
  727. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  728. unsigned int hse; /* Global half strength override */
  729. unsigned int acc_ecc_en = 0; /* Accumulated ECC enable */
  730. unsigned int mem_halt = 0; /* memory controller halt */
  731. unsigned int bi = 0; /* Bypass initialization */
  732. mem_en = 1;
  733. sren = popts->self_refresh_in_sleep;
  734. if (common_dimm->all_dimms_ecc_capable) {
  735. /* Allow setting of ECC only if all DIMMs are ECC. */
  736. ecc_en = popts->ecc_mode;
  737. } else {
  738. ecc_en = 0;
  739. }
  740. if (common_dimm->all_dimms_registered &&
  741. !common_dimm->all_dimms_unbuffered) {
  742. rd_en = 1;
  743. twot_en = 0;
  744. } else {
  745. rd_en = 0;
  746. twot_en = popts->twot_en;
  747. }
  748. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  749. dyn_pwr = popts->dynamic_power;
  750. dbw = popts->data_bus_width;
  751. /* 8-beat burst enable DDR-III case
  752. * we must clear it when use the on-the-fly mode,
  753. * must set it when use the 32-bits bus mode.
  754. */
  755. if ((sdram_type == SDRAM_TYPE_DDR3) ||
  756. (sdram_type == SDRAM_TYPE_DDR4)) {
  757. if (popts->burst_length == DDR_BL8)
  758. eight_be = 1;
  759. if (popts->burst_length == DDR_OTF)
  760. eight_be = 0;
  761. if (dbw == 0x1)
  762. eight_be = 1;
  763. }
  764. threet_en = popts->threet_en;
  765. ba_intlv_ctl = popts->ba_intlv_ctl;
  766. hse = popts->half_strength_driver_enable;
  767. /* set when ddr bus width < 64 */
  768. acc_ecc_en = (dbw != 0 && ecc_en == 1) ? 1 : 0;
  769. ddr->ddr_sdram_cfg = (0
  770. | ((mem_en & 0x1) << 31)
  771. | ((sren & 0x1) << 30)
  772. | ((ecc_en & 0x1) << 29)
  773. | ((rd_en & 0x1) << 28)
  774. | ((sdram_type & 0x7) << 24)
  775. | ((dyn_pwr & 0x1) << 21)
  776. | ((dbw & 0x3) << 19)
  777. | ((eight_be & 0x1) << 18)
  778. | ((ncap & 0x1) << 17)
  779. | ((threet_en & 0x1) << 16)
  780. | ((twot_en & 0x1) << 15)
  781. | ((ba_intlv_ctl & 0x7F) << 8)
  782. | ((x32_en & 0x1) << 5)
  783. | ((pchb8 & 0x1) << 4)
  784. | ((hse & 0x1) << 3)
  785. | ((acc_ecc_en & 0x1) << 2)
  786. | ((mem_halt & 0x1) << 1)
  787. | ((bi & 0x1) << 0)
  788. );
  789. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  790. }
  791. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  792. static void set_ddr_sdram_cfg_2(const unsigned int ctrl_num,
  793. fsl_ddr_cfg_regs_t *ddr,
  794. const memctl_options_t *popts,
  795. const unsigned int unq_mrs_en)
  796. {
  797. unsigned int frc_sr = 0; /* Force self refresh */
  798. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  799. unsigned int odt_cfg = 0; /* ODT configuration */
  800. unsigned int num_pr; /* Number of posted refreshes */
  801. unsigned int slow = 0; /* DDR will be run less than 1250 */
  802. unsigned int x4_en = 0; /* x4 DRAM enable */
  803. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  804. unsigned int ap_en; /* Address Parity Enable */
  805. unsigned int d_init; /* DRAM data initialization */
  806. unsigned int rcw_en = 0; /* Register Control Word Enable */
  807. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  808. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  809. int i;
  810. #ifndef CONFIG_SYS_FSL_DDR4
  811. unsigned int dll_rst_dis = 1; /* DLL reset disable */
  812. unsigned int dqs_cfg; /* DQS configuration */
  813. dqs_cfg = popts->dqs_config;
  814. #endif
  815. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  816. if (popts->cs_local_opts[i].odt_rd_cfg
  817. || popts->cs_local_opts[i].odt_wr_cfg) {
  818. odt_cfg = SDRAM_CFG2_ODT_ONLY_READ;
  819. break;
  820. }
  821. }
  822. sr_ie = popts->self_refresh_interrupt_en;
  823. num_pr = 1; /* Make this configurable */
  824. /*
  825. * 8572 manual says
  826. * {TIMING_CFG_1[PRETOACT]
  827. * + [DDR_SDRAM_CFG_2[NUM_PR]
  828. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  829. * << DDR_SDRAM_INTERVAL[REFINT]
  830. */
  831. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  832. obc_cfg = popts->otf_burst_chop_en;
  833. #else
  834. obc_cfg = 0;
  835. #endif
  836. #if (CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7)
  837. slow = get_ddr_freq(ctrl_num) < 1249000000;
  838. #endif
  839. if (popts->registered_dimm_en)
  840. rcw_en = 1;
  841. /* DDR4 can have address parity for UDIMM and discrete */
  842. if ((CONFIG_FSL_SDRAM_TYPE != SDRAM_TYPE_DDR4) &&
  843. (!popts->registered_dimm_en)) {
  844. ap_en = 0;
  845. } else {
  846. ap_en = popts->ap_en;
  847. }
  848. x4_en = popts->x4_en ? 1 : 0;
  849. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  850. /* Use the DDR controller to auto initialize memory. */
  851. d_init = popts->ecc_init_using_memctl;
  852. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  853. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  854. #else
  855. /* Memory will be initialized via DMA, or not at all. */
  856. d_init = 0;
  857. #endif
  858. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  859. md_en = popts->mirrored_dimm;
  860. #endif
  861. qd_en = popts->quad_rank_present ? 1 : 0;
  862. ddr->ddr_sdram_cfg_2 = (0
  863. | ((frc_sr & 0x1) << 31)
  864. | ((sr_ie & 0x1) << 30)
  865. #ifndef CONFIG_SYS_FSL_DDR4
  866. | ((dll_rst_dis & 0x1) << 29)
  867. | ((dqs_cfg & 0x3) << 26)
  868. #endif
  869. | ((odt_cfg & 0x3) << 21)
  870. | ((num_pr & 0xf) << 12)
  871. | ((slow & 1) << 11)
  872. | (x4_en << 10)
  873. | (qd_en << 9)
  874. | (unq_mrs_en << 8)
  875. | ((obc_cfg & 0x1) << 6)
  876. | ((ap_en & 0x1) << 5)
  877. | ((d_init & 0x1) << 4)
  878. | ((rcw_en & 0x1) << 2)
  879. | ((md_en & 0x1) << 0)
  880. );
  881. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  882. }
  883. #ifdef CONFIG_SYS_FSL_DDR4
  884. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  885. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  886. fsl_ddr_cfg_regs_t *ddr,
  887. const memctl_options_t *popts,
  888. const common_timing_params_t *common_dimm,
  889. const unsigned int unq_mrs_en)
  890. {
  891. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  892. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  893. int i;
  894. unsigned int wr_crc = 0; /* Disable */
  895. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  896. unsigned int srt = 0; /* self-refresh temerature, normal range */
  897. unsigned int cwl = compute_cas_write_latency(ctrl_num) - 9;
  898. unsigned int mpr = 0; /* serial */
  899. unsigned int wc_lat;
  900. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  901. if (popts->rtt_override)
  902. rtt_wr = popts->rtt_wr_override_value;
  903. else
  904. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  905. if (common_dimm->extended_op_srt)
  906. srt = common_dimm->extended_op_srt;
  907. esdmode2 = (0
  908. | ((wr_crc & 0x1) << 12)
  909. | ((rtt_wr & 0x3) << 9)
  910. | ((srt & 0x3) << 6)
  911. | ((cwl & 0x7) << 3));
  912. if (mclk_ps >= 1250)
  913. wc_lat = 0;
  914. else if (mclk_ps >= 833)
  915. wc_lat = 1;
  916. else
  917. wc_lat = 2;
  918. esdmode3 = (0
  919. | ((mpr & 0x3) << 11)
  920. | ((wc_lat & 0x3) << 9));
  921. ddr->ddr_sdram_mode_2 = (0
  922. | ((esdmode2 & 0xFFFF) << 16)
  923. | ((esdmode3 & 0xFFFF) << 0)
  924. );
  925. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  926. if (unq_mrs_en) { /* unique mode registers are supported */
  927. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  928. if (popts->rtt_override)
  929. rtt_wr = popts->rtt_wr_override_value;
  930. else
  931. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  932. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  933. esdmode2 |= (rtt_wr & 0x3) << 9;
  934. switch (i) {
  935. case 1:
  936. ddr->ddr_sdram_mode_4 = (0
  937. | ((esdmode2 & 0xFFFF) << 16)
  938. | ((esdmode3 & 0xFFFF) << 0)
  939. );
  940. break;
  941. case 2:
  942. ddr->ddr_sdram_mode_6 = (0
  943. | ((esdmode2 & 0xFFFF) << 16)
  944. | ((esdmode3 & 0xFFFF) << 0)
  945. );
  946. break;
  947. case 3:
  948. ddr->ddr_sdram_mode_8 = (0
  949. | ((esdmode2 & 0xFFFF) << 16)
  950. | ((esdmode3 & 0xFFFF) << 0)
  951. );
  952. break;
  953. }
  954. }
  955. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  956. ddr->ddr_sdram_mode_4);
  957. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  958. ddr->ddr_sdram_mode_6);
  959. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  960. ddr->ddr_sdram_mode_8);
  961. }
  962. }
  963. #elif defined(CONFIG_SYS_FSL_DDR3)
  964. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  965. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  966. fsl_ddr_cfg_regs_t *ddr,
  967. const memctl_options_t *popts,
  968. const common_timing_params_t *common_dimm,
  969. const unsigned int unq_mrs_en)
  970. {
  971. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  972. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  973. int i;
  974. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  975. unsigned int srt = 0; /* self-refresh temerature, normal range */
  976. unsigned int asr = 0; /* auto self-refresh disable */
  977. unsigned int cwl = compute_cas_write_latency(ctrl_num) - 5;
  978. unsigned int pasr = 0; /* partial array self refresh disable */
  979. if (popts->rtt_override)
  980. rtt_wr = popts->rtt_wr_override_value;
  981. else
  982. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  983. if (common_dimm->extended_op_srt)
  984. srt = common_dimm->extended_op_srt;
  985. esdmode2 = (0
  986. | ((rtt_wr & 0x3) << 9)
  987. | ((srt & 0x1) << 7)
  988. | ((asr & 0x1) << 6)
  989. | ((cwl & 0x7) << 3)
  990. | ((pasr & 0x7) << 0));
  991. ddr->ddr_sdram_mode_2 = (0
  992. | ((esdmode2 & 0xFFFF) << 16)
  993. | ((esdmode3 & 0xFFFF) << 0)
  994. );
  995. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  996. if (unq_mrs_en) { /* unique mode registers are supported */
  997. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  998. if (popts->rtt_override)
  999. rtt_wr = popts->rtt_wr_override_value;
  1000. else
  1001. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  1002. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  1003. esdmode2 |= (rtt_wr & 0x3) << 9;
  1004. switch (i) {
  1005. case 1:
  1006. ddr->ddr_sdram_mode_4 = (0
  1007. | ((esdmode2 & 0xFFFF) << 16)
  1008. | ((esdmode3 & 0xFFFF) << 0)
  1009. );
  1010. break;
  1011. case 2:
  1012. ddr->ddr_sdram_mode_6 = (0
  1013. | ((esdmode2 & 0xFFFF) << 16)
  1014. | ((esdmode3 & 0xFFFF) << 0)
  1015. );
  1016. break;
  1017. case 3:
  1018. ddr->ddr_sdram_mode_8 = (0
  1019. | ((esdmode2 & 0xFFFF) << 16)
  1020. | ((esdmode3 & 0xFFFF) << 0)
  1021. );
  1022. break;
  1023. }
  1024. }
  1025. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  1026. ddr->ddr_sdram_mode_4);
  1027. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  1028. ddr->ddr_sdram_mode_6);
  1029. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  1030. ddr->ddr_sdram_mode_8);
  1031. }
  1032. }
  1033. #else /* for DDR2 and DDR1 */
  1034. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  1035. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  1036. fsl_ddr_cfg_regs_t *ddr,
  1037. const memctl_options_t *popts,
  1038. const common_timing_params_t *common_dimm,
  1039. const unsigned int unq_mrs_en)
  1040. {
  1041. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  1042. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  1043. ddr->ddr_sdram_mode_2 = (0
  1044. | ((esdmode2 & 0xFFFF) << 16)
  1045. | ((esdmode3 & 0xFFFF) << 0)
  1046. );
  1047. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  1048. }
  1049. #endif
  1050. #ifdef CONFIG_SYS_FSL_DDR4
  1051. /* DDR SDRAM Mode configuration 9 (DDR_SDRAM_MODE_9) */
  1052. static void set_ddr_sdram_mode_9(fsl_ddr_cfg_regs_t *ddr,
  1053. const memctl_options_t *popts,
  1054. const common_timing_params_t *common_dimm,
  1055. const unsigned int unq_mrs_en)
  1056. {
  1057. int i;
  1058. unsigned short esdmode4 = 0; /* Extended SDRAM mode 4 */
  1059. unsigned short esdmode5; /* Extended SDRAM mode 5 */
  1060. int rtt_park = 0;
  1061. bool four_cs = false;
  1062. const unsigned int mclk_ps = get_memory_clk_period_ps(0);
  1063. #if CONFIG_CHIP_SELECTS_PER_CTRL == 4
  1064. if ((ddr->cs[0].config & SDRAM_CS_CONFIG_EN) &&
  1065. (ddr->cs[1].config & SDRAM_CS_CONFIG_EN) &&
  1066. (ddr->cs[2].config & SDRAM_CS_CONFIG_EN) &&
  1067. (ddr->cs[3].config & SDRAM_CS_CONFIG_EN))
  1068. four_cs = true;
  1069. #endif
  1070. if (ddr->cs[0].config & SDRAM_CS_CONFIG_EN) {
  1071. esdmode5 = 0x00000500; /* Data mask enable, RTT_PARK CS0 */
  1072. rtt_park = four_cs ? 0 : 1;
  1073. } else {
  1074. esdmode5 = 0x00000400; /* Data mask enabled */
  1075. }
  1076. /* set command/address parity latency */
  1077. if (ddr->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) {
  1078. if (mclk_ps >= 935) {
  1079. /* for DDR4-1600/1866/2133 */
  1080. esdmode5 |= DDR_MR5_CA_PARITY_LAT_4_CLK;
  1081. } else if (mclk_ps >= 833) {
  1082. /* for DDR4-2400 */
  1083. esdmode5 |= DDR_MR5_CA_PARITY_LAT_5_CLK;
  1084. } else {
  1085. printf("parity: mclk_ps = %d not supported\n", mclk_ps);
  1086. }
  1087. }
  1088. ddr->ddr_sdram_mode_9 = (0
  1089. | ((esdmode4 & 0xffff) << 16)
  1090. | ((esdmode5 & 0xffff) << 0)
  1091. );
  1092. /* Normally only the first enabled CS use 0x500, others use 0x400
  1093. * But when four chip-selects are all enabled, all mode registers
  1094. * need 0x500 to park.
  1095. */
  1096. debug("FSLDDR: ddr_sdram_mode_9) = 0x%08x\n", ddr->ddr_sdram_mode_9);
  1097. if (unq_mrs_en) { /* unique mode registers are supported */
  1098. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1099. if (!rtt_park &&
  1100. (ddr->cs[i].config & SDRAM_CS_CONFIG_EN)) {
  1101. esdmode5 |= 0x00000500; /* RTT_PARK */
  1102. rtt_park = four_cs ? 0 : 1;
  1103. } else {
  1104. esdmode5 = 0x00000400;
  1105. }
  1106. if (ddr->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) {
  1107. if (mclk_ps >= 935) {
  1108. /* for DDR4-1600/1866/2133 */
  1109. esdmode5 |= DDR_MR5_CA_PARITY_LAT_4_CLK;
  1110. } else if (mclk_ps >= 833) {
  1111. /* for DDR4-2400 */
  1112. esdmode5 |= DDR_MR5_CA_PARITY_LAT_5_CLK;
  1113. } else {
  1114. printf("parity: mclk_ps = %d not supported\n",
  1115. mclk_ps);
  1116. }
  1117. }
  1118. switch (i) {
  1119. case 1:
  1120. ddr->ddr_sdram_mode_11 = (0
  1121. | ((esdmode4 & 0xFFFF) << 16)
  1122. | ((esdmode5 & 0xFFFF) << 0)
  1123. );
  1124. break;
  1125. case 2:
  1126. ddr->ddr_sdram_mode_13 = (0
  1127. | ((esdmode4 & 0xFFFF) << 16)
  1128. | ((esdmode5 & 0xFFFF) << 0)
  1129. );
  1130. break;
  1131. case 3:
  1132. ddr->ddr_sdram_mode_15 = (0
  1133. | ((esdmode4 & 0xFFFF) << 16)
  1134. | ((esdmode5 & 0xFFFF) << 0)
  1135. );
  1136. break;
  1137. }
  1138. }
  1139. debug("FSLDDR: ddr_sdram_mode_11 = 0x%08x\n",
  1140. ddr->ddr_sdram_mode_11);
  1141. debug("FSLDDR: ddr_sdram_mode_13 = 0x%08x\n",
  1142. ddr->ddr_sdram_mode_13);
  1143. debug("FSLDDR: ddr_sdram_mode_15 = 0x%08x\n",
  1144. ddr->ddr_sdram_mode_15);
  1145. }
  1146. }
  1147. /* DDR SDRAM Mode configuration 10 (DDR_SDRAM_MODE_10) */
  1148. static void set_ddr_sdram_mode_10(const unsigned int ctrl_num,
  1149. fsl_ddr_cfg_regs_t *ddr,
  1150. const memctl_options_t *popts,
  1151. const common_timing_params_t *common_dimm,
  1152. const unsigned int unq_mrs_en)
  1153. {
  1154. int i;
  1155. unsigned short esdmode6 = 0; /* Extended SDRAM mode 6 */
  1156. unsigned short esdmode7 = 0; /* Extended SDRAM mode 7 */
  1157. unsigned int tccdl_min = picos_to_mclk(ctrl_num, common_dimm->tccdl_ps);
  1158. esdmode6 = ((tccdl_min - 4) & 0x7) << 10;
  1159. if (popts->ddr_cdr2 & DDR_CDR2_VREF_RANGE_2)
  1160. esdmode6 |= 1 << 6; /* Range 2 */
  1161. ddr->ddr_sdram_mode_10 = (0
  1162. | ((esdmode6 & 0xffff) << 16)
  1163. | ((esdmode7 & 0xffff) << 0)
  1164. );
  1165. debug("FSLDDR: ddr_sdram_mode_10) = 0x%08x\n", ddr->ddr_sdram_mode_10);
  1166. if (unq_mrs_en) { /* unique mode registers are supported */
  1167. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1168. switch (i) {
  1169. case 1:
  1170. ddr->ddr_sdram_mode_12 = (0
  1171. | ((esdmode6 & 0xFFFF) << 16)
  1172. | ((esdmode7 & 0xFFFF) << 0)
  1173. );
  1174. break;
  1175. case 2:
  1176. ddr->ddr_sdram_mode_14 = (0
  1177. | ((esdmode6 & 0xFFFF) << 16)
  1178. | ((esdmode7 & 0xFFFF) << 0)
  1179. );
  1180. break;
  1181. case 3:
  1182. ddr->ddr_sdram_mode_16 = (0
  1183. | ((esdmode6 & 0xFFFF) << 16)
  1184. | ((esdmode7 & 0xFFFF) << 0)
  1185. );
  1186. break;
  1187. }
  1188. }
  1189. debug("FSLDDR: ddr_sdram_mode_12 = 0x%08x\n",
  1190. ddr->ddr_sdram_mode_12);
  1191. debug("FSLDDR: ddr_sdram_mode_14 = 0x%08x\n",
  1192. ddr->ddr_sdram_mode_14);
  1193. debug("FSLDDR: ddr_sdram_mode_16 = 0x%08x\n",
  1194. ddr->ddr_sdram_mode_16);
  1195. }
  1196. }
  1197. #endif
  1198. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  1199. static void set_ddr_sdram_interval(const unsigned int ctrl_num,
  1200. fsl_ddr_cfg_regs_t *ddr,
  1201. const memctl_options_t *popts,
  1202. const common_timing_params_t *common_dimm)
  1203. {
  1204. unsigned int refint; /* Refresh interval */
  1205. unsigned int bstopre; /* Precharge interval */
  1206. refint = picos_to_mclk(ctrl_num, common_dimm->refresh_rate_ps);
  1207. bstopre = popts->bstopre;
  1208. /* refint field used 0x3FFF in earlier controllers */
  1209. ddr->ddr_sdram_interval = (0
  1210. | ((refint & 0xFFFF) << 16)
  1211. | ((bstopre & 0x3FFF) << 0)
  1212. );
  1213. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  1214. }
  1215. #ifdef CONFIG_SYS_FSL_DDR4
  1216. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1217. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1218. fsl_ddr_cfg_regs_t *ddr,
  1219. const memctl_options_t *popts,
  1220. const common_timing_params_t *common_dimm,
  1221. unsigned int cas_latency,
  1222. unsigned int additive_latency,
  1223. const unsigned int unq_mrs_en)
  1224. {
  1225. int i;
  1226. unsigned short esdmode; /* Extended SDRAM mode */
  1227. unsigned short sdmode; /* SDRAM mode */
  1228. /* Mode Register - MR1 */
  1229. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1230. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1231. unsigned int rtt;
  1232. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1233. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1234. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1235. unsigned int dll_en = 1; /* DLL Enable 1=Enable (Normal),
  1236. 0=Disable (Test/Debug) */
  1237. /* Mode Register - MR0 */
  1238. unsigned int wr = 0; /* Write Recovery */
  1239. unsigned int dll_rst; /* DLL Reset */
  1240. unsigned int mode; /* Normal=0 or Test=1 */
  1241. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1242. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1243. unsigned int bt;
  1244. unsigned int bl; /* BL: Burst Length */
  1245. unsigned int wr_mclk;
  1246. /* DDR4 support WR 10, 12, 14, 16, 18, 20, 24 */
  1247. static const u8 wr_table[] = {
  1248. 0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 6, 6};
  1249. /* DDR4 support CAS 9, 10, 11, 12, 13, 14, 15, 16, 18, 20, 22, 24 */
  1250. static const u8 cas_latency_table[] = {
  1251. 0, 1, 2, 3, 4, 5, 6, 7, 8, 8,
  1252. 9, 9, 10, 10, 11, 11};
  1253. if (popts->rtt_override)
  1254. rtt = popts->rtt_override_value;
  1255. else
  1256. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1257. if (additive_latency == (cas_latency - 1))
  1258. al = 1;
  1259. if (additive_latency == (cas_latency - 2))
  1260. al = 2;
  1261. if (popts->quad_rank_present)
  1262. dic = 1; /* output driver impedance 240/7 ohm */
  1263. /*
  1264. * The esdmode value will also be used for writing
  1265. * MR1 during write leveling for DDR3, although the
  1266. * bits specifically related to the write leveling
  1267. * scheme will be handled automatically by the DDR
  1268. * controller. so we set the wrlvl_en = 0 here.
  1269. */
  1270. esdmode = (0
  1271. | ((qoff & 0x1) << 12)
  1272. | ((tdqs_en & 0x1) << 11)
  1273. | ((rtt & 0x7) << 8)
  1274. | ((wrlvl_en & 0x1) << 7)
  1275. | ((al & 0x3) << 3)
  1276. | ((dic & 0x3) << 1) /* DIC field is split */
  1277. | ((dll_en & 0x1) << 0)
  1278. );
  1279. /*
  1280. * DLL control for precharge PD
  1281. * 0=slow exit DLL off (tXPDLL)
  1282. * 1=fast exit DLL on (tXP)
  1283. */
  1284. wr_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1285. if (wr_mclk <= 24) {
  1286. wr = wr_table[wr_mclk - 10];
  1287. } else {
  1288. printf("Error: unsupported write recovery for mode register wr_mclk = %d\n",
  1289. wr_mclk);
  1290. }
  1291. dll_rst = 0; /* dll no reset */
  1292. mode = 0; /* normal mode */
  1293. /* look up table to get the cas latency bits */
  1294. if (cas_latency >= 9 && cas_latency <= 24)
  1295. caslat = cas_latency_table[cas_latency - 9];
  1296. else
  1297. printf("Error: unsupported cas latency for mode register\n");
  1298. bt = 0; /* Nibble sequential */
  1299. switch (popts->burst_length) {
  1300. case DDR_BL8:
  1301. bl = 0;
  1302. break;
  1303. case DDR_OTF:
  1304. bl = 1;
  1305. break;
  1306. case DDR_BC4:
  1307. bl = 2;
  1308. break;
  1309. default:
  1310. printf("Error: invalid burst length of %u specified. ",
  1311. popts->burst_length);
  1312. puts("Defaulting to on-the-fly BC4 or BL8 beats.\n");
  1313. bl = 1;
  1314. break;
  1315. }
  1316. sdmode = (0
  1317. | ((wr & 0x7) << 9)
  1318. | ((dll_rst & 0x1) << 8)
  1319. | ((mode & 0x1) << 7)
  1320. | (((caslat >> 1) & 0x7) << 4)
  1321. | ((bt & 0x1) << 3)
  1322. | ((caslat & 1) << 2)
  1323. | ((bl & 0x3) << 0)
  1324. );
  1325. ddr->ddr_sdram_mode = (0
  1326. | ((esdmode & 0xFFFF) << 16)
  1327. | ((sdmode & 0xFFFF) << 0)
  1328. );
  1329. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1330. if (unq_mrs_en) { /* unique mode registers are supported */
  1331. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1332. if (popts->rtt_override)
  1333. rtt = popts->rtt_override_value;
  1334. else
  1335. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1336. esdmode &= 0xF8FF; /* clear bit 10,9,8 for rtt */
  1337. esdmode |= (rtt & 0x7) << 8;
  1338. switch (i) {
  1339. case 1:
  1340. ddr->ddr_sdram_mode_3 = (0
  1341. | ((esdmode & 0xFFFF) << 16)
  1342. | ((sdmode & 0xFFFF) << 0)
  1343. );
  1344. break;
  1345. case 2:
  1346. ddr->ddr_sdram_mode_5 = (0
  1347. | ((esdmode & 0xFFFF) << 16)
  1348. | ((sdmode & 0xFFFF) << 0)
  1349. );
  1350. break;
  1351. case 3:
  1352. ddr->ddr_sdram_mode_7 = (0
  1353. | ((esdmode & 0xFFFF) << 16)
  1354. | ((sdmode & 0xFFFF) << 0)
  1355. );
  1356. break;
  1357. }
  1358. }
  1359. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1360. ddr->ddr_sdram_mode_3);
  1361. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1362. ddr->ddr_sdram_mode_5);
  1363. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1364. ddr->ddr_sdram_mode_5);
  1365. }
  1366. }
  1367. #elif defined(CONFIG_SYS_FSL_DDR3)
  1368. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1369. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1370. fsl_ddr_cfg_regs_t *ddr,
  1371. const memctl_options_t *popts,
  1372. const common_timing_params_t *common_dimm,
  1373. unsigned int cas_latency,
  1374. unsigned int additive_latency,
  1375. const unsigned int unq_mrs_en)
  1376. {
  1377. int i;
  1378. unsigned short esdmode; /* Extended SDRAM mode */
  1379. unsigned short sdmode; /* SDRAM mode */
  1380. /* Mode Register - MR1 */
  1381. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1382. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1383. unsigned int rtt;
  1384. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1385. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1386. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1387. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1388. 1=Disable (Test/Debug) */
  1389. /* Mode Register - MR0 */
  1390. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  1391. unsigned int wr = 0; /* Write Recovery */
  1392. unsigned int dll_rst; /* DLL Reset */
  1393. unsigned int mode; /* Normal=0 or Test=1 */
  1394. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1395. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1396. unsigned int bt;
  1397. unsigned int bl; /* BL: Burst Length */
  1398. unsigned int wr_mclk;
  1399. /*
  1400. * DDR_SDRAM_MODE doesn't support 9,11,13,15
  1401. * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
  1402. * for this table
  1403. */
  1404. static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
  1405. if (popts->rtt_override)
  1406. rtt = popts->rtt_override_value;
  1407. else
  1408. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1409. if (additive_latency == (cas_latency - 1))
  1410. al = 1;
  1411. if (additive_latency == (cas_latency - 2))
  1412. al = 2;
  1413. if (popts->quad_rank_present)
  1414. dic = 1; /* output driver impedance 240/7 ohm */
  1415. /*
  1416. * The esdmode value will also be used for writing
  1417. * MR1 during write leveling for DDR3, although the
  1418. * bits specifically related to the write leveling
  1419. * scheme will be handled automatically by the DDR
  1420. * controller. so we set the wrlvl_en = 0 here.
  1421. */
  1422. esdmode = (0
  1423. | ((qoff & 0x1) << 12)
  1424. | ((tdqs_en & 0x1) << 11)
  1425. | ((rtt & 0x4) << 7) /* rtt field is split */
  1426. | ((wrlvl_en & 0x1) << 7)
  1427. | ((rtt & 0x2) << 5) /* rtt field is split */
  1428. | ((dic & 0x2) << 4) /* DIC field is split */
  1429. | ((al & 0x3) << 3)
  1430. | ((rtt & 0x1) << 2) /* rtt field is split */
  1431. | ((dic & 0x1) << 1) /* DIC field is split */
  1432. | ((dll_en & 0x1) << 0)
  1433. );
  1434. /*
  1435. * DLL control for precharge PD
  1436. * 0=slow exit DLL off (tXPDLL)
  1437. * 1=fast exit DLL on (tXP)
  1438. */
  1439. dll_on = 1;
  1440. wr_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1441. if (wr_mclk <= 16) {
  1442. wr = wr_table[wr_mclk - 5];
  1443. } else {
  1444. printf("Error: unsupported write recovery for mode register "
  1445. "wr_mclk = %d\n", wr_mclk);
  1446. }
  1447. dll_rst = 0; /* dll no reset */
  1448. mode = 0; /* normal mode */
  1449. /* look up table to get the cas latency bits */
  1450. if (cas_latency >= 5 && cas_latency <= 16) {
  1451. unsigned char cas_latency_table[] = {
  1452. 0x2, /* 5 clocks */
  1453. 0x4, /* 6 clocks */
  1454. 0x6, /* 7 clocks */
  1455. 0x8, /* 8 clocks */
  1456. 0xa, /* 9 clocks */
  1457. 0xc, /* 10 clocks */
  1458. 0xe, /* 11 clocks */
  1459. 0x1, /* 12 clocks */
  1460. 0x3, /* 13 clocks */
  1461. 0x5, /* 14 clocks */
  1462. 0x7, /* 15 clocks */
  1463. 0x9, /* 16 clocks */
  1464. };
  1465. caslat = cas_latency_table[cas_latency - 5];
  1466. } else {
  1467. printf("Error: unsupported cas latency for mode register\n");
  1468. }
  1469. bt = 0; /* Nibble sequential */
  1470. switch (popts->burst_length) {
  1471. case DDR_BL8:
  1472. bl = 0;
  1473. break;
  1474. case DDR_OTF:
  1475. bl = 1;
  1476. break;
  1477. case DDR_BC4:
  1478. bl = 2;
  1479. break;
  1480. default:
  1481. printf("Error: invalid burst length of %u specified. "
  1482. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  1483. popts->burst_length);
  1484. bl = 1;
  1485. break;
  1486. }
  1487. sdmode = (0
  1488. | ((dll_on & 0x1) << 12)
  1489. | ((wr & 0x7) << 9)
  1490. | ((dll_rst & 0x1) << 8)
  1491. | ((mode & 0x1) << 7)
  1492. | (((caslat >> 1) & 0x7) << 4)
  1493. | ((bt & 0x1) << 3)
  1494. | ((caslat & 1) << 2)
  1495. | ((bl & 0x3) << 0)
  1496. );
  1497. ddr->ddr_sdram_mode = (0
  1498. | ((esdmode & 0xFFFF) << 16)
  1499. | ((sdmode & 0xFFFF) << 0)
  1500. );
  1501. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1502. if (unq_mrs_en) { /* unique mode registers are supported */
  1503. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1504. if (popts->rtt_override)
  1505. rtt = popts->rtt_override_value;
  1506. else
  1507. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1508. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  1509. esdmode |= (0
  1510. | ((rtt & 0x4) << 7) /* rtt field is split */
  1511. | ((rtt & 0x2) << 5) /* rtt field is split */
  1512. | ((rtt & 0x1) << 2) /* rtt field is split */
  1513. );
  1514. switch (i) {
  1515. case 1:
  1516. ddr->ddr_sdram_mode_3 = (0
  1517. | ((esdmode & 0xFFFF) << 16)
  1518. | ((sdmode & 0xFFFF) << 0)
  1519. );
  1520. break;
  1521. case 2:
  1522. ddr->ddr_sdram_mode_5 = (0
  1523. | ((esdmode & 0xFFFF) << 16)
  1524. | ((sdmode & 0xFFFF) << 0)
  1525. );
  1526. break;
  1527. case 3:
  1528. ddr->ddr_sdram_mode_7 = (0
  1529. | ((esdmode & 0xFFFF) << 16)
  1530. | ((sdmode & 0xFFFF) << 0)
  1531. );
  1532. break;
  1533. }
  1534. }
  1535. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1536. ddr->ddr_sdram_mode_3);
  1537. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1538. ddr->ddr_sdram_mode_5);
  1539. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1540. ddr->ddr_sdram_mode_5);
  1541. }
  1542. }
  1543. #else /* !CONFIG_SYS_FSL_DDR3 */
  1544. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1545. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1546. fsl_ddr_cfg_regs_t *ddr,
  1547. const memctl_options_t *popts,
  1548. const common_timing_params_t *common_dimm,
  1549. unsigned int cas_latency,
  1550. unsigned int additive_latency,
  1551. const unsigned int unq_mrs_en)
  1552. {
  1553. unsigned short esdmode; /* Extended SDRAM mode */
  1554. unsigned short sdmode; /* SDRAM mode */
  1555. /*
  1556. * FIXME: This ought to be pre-calculated in a
  1557. * technology-specific routine,
  1558. * e.g. compute_DDR2_mode_register(), and then the
  1559. * sdmode and esdmode passed in as part of common_dimm.
  1560. */
  1561. /* Extended Mode Register */
  1562. unsigned int mrs = 0; /* Mode Register Set */
  1563. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  1564. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  1565. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  1566. unsigned int ocd = 0; /* 0x0=OCD not supported,
  1567. 0x7=OCD default state */
  1568. unsigned int rtt;
  1569. unsigned int al; /* Posted CAS# additive latency (AL) */
  1570. unsigned int ods = 0; /* Output Drive Strength:
  1571. 0 = Full strength (18ohm)
  1572. 1 = Reduced strength (4ohm) */
  1573. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1574. 1=Disable (Test/Debug) */
  1575. /* Mode Register (MR) */
  1576. unsigned int mr; /* Mode Register Definition */
  1577. unsigned int pd; /* Power-Down Mode */
  1578. unsigned int wr; /* Write Recovery */
  1579. unsigned int dll_res; /* DLL Reset */
  1580. unsigned int mode; /* Normal=0 or Test=1 */
  1581. unsigned int caslat = 0;/* CAS# latency */
  1582. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  1583. unsigned int bt;
  1584. unsigned int bl; /* BL: Burst Length */
  1585. dqs_en = !popts->dqs_config;
  1586. rtt = fsl_ddr_get_rtt();
  1587. al = additive_latency;
  1588. esdmode = (0
  1589. | ((mrs & 0x3) << 14)
  1590. | ((outputs & 0x1) << 12)
  1591. | ((rdqs_en & 0x1) << 11)
  1592. | ((dqs_en & 0x1) << 10)
  1593. | ((ocd & 0x7) << 7)
  1594. | ((rtt & 0x2) << 5) /* rtt field is split */
  1595. | ((al & 0x7) << 3)
  1596. | ((rtt & 0x1) << 2) /* rtt field is split */
  1597. | ((ods & 0x1) << 1)
  1598. | ((dll_en & 0x1) << 0)
  1599. );
  1600. mr = 0; /* FIXME: CHECKME */
  1601. /*
  1602. * 0 = Fast Exit (Normal)
  1603. * 1 = Slow Exit (Low Power)
  1604. */
  1605. pd = 0;
  1606. #if defined(CONFIG_SYS_FSL_DDR1)
  1607. wr = 0; /* Historical */
  1608. #elif defined(CONFIG_SYS_FSL_DDR2)
  1609. wr = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1610. #endif
  1611. dll_res = 0;
  1612. mode = 0;
  1613. #if defined(CONFIG_SYS_FSL_DDR1)
  1614. if (1 <= cas_latency && cas_latency <= 4) {
  1615. unsigned char mode_caslat_table[4] = {
  1616. 0x5, /* 1.5 clocks */
  1617. 0x2, /* 2.0 clocks */
  1618. 0x6, /* 2.5 clocks */
  1619. 0x3 /* 3.0 clocks */
  1620. };
  1621. caslat = mode_caslat_table[cas_latency - 1];
  1622. } else {
  1623. printf("Warning: unknown cas_latency %d\n", cas_latency);
  1624. }
  1625. #elif defined(CONFIG_SYS_FSL_DDR2)
  1626. caslat = cas_latency;
  1627. #endif
  1628. bt = 0;
  1629. switch (popts->burst_length) {
  1630. case DDR_BL4:
  1631. bl = 2;
  1632. break;
  1633. case DDR_BL8:
  1634. bl = 3;
  1635. break;
  1636. default:
  1637. printf("Error: invalid burst length of %u specified. "
  1638. " Defaulting to 4 beats.\n",
  1639. popts->burst_length);
  1640. bl = 2;
  1641. break;
  1642. }
  1643. sdmode = (0
  1644. | ((mr & 0x3) << 14)
  1645. | ((pd & 0x1) << 12)
  1646. | ((wr & 0x7) << 9)
  1647. | ((dll_res & 0x1) << 8)
  1648. | ((mode & 0x1) << 7)
  1649. | ((caslat & 0x7) << 4)
  1650. | ((bt & 0x1) << 3)
  1651. | ((bl & 0x7) << 0)
  1652. );
  1653. ddr->ddr_sdram_mode = (0
  1654. | ((esdmode & 0xFFFF) << 16)
  1655. | ((sdmode & 0xFFFF) << 0)
  1656. );
  1657. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1658. }
  1659. #endif
  1660. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  1661. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  1662. {
  1663. unsigned int init_value; /* Initialization value */
  1664. #ifdef CONFIG_MEM_INIT_VALUE
  1665. init_value = CONFIG_MEM_INIT_VALUE;
  1666. #else
  1667. init_value = 0xDEADBEEF;
  1668. #endif
  1669. ddr->ddr_data_init = init_value;
  1670. }
  1671. /*
  1672. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1673. * The old controller on the 8540/60 doesn't have this register.
  1674. * Hope it's OK to set it (to 0) anyway.
  1675. */
  1676. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1677. const memctl_options_t *popts)
  1678. {
  1679. unsigned int clk_adjust; /* Clock adjust */
  1680. unsigned int ss_en = 0; /* Source synchronous enable */
  1681. #if defined(CONFIG_ARCH_MPC8541) || defined(CONFIG_ARCH_MPC8555)
  1682. /* Per FSL Application Note: AN2805 */
  1683. ss_en = 1;
  1684. #endif
  1685. if (fsl_ddr_get_version(0) >= 0x40701) {
  1686. /* clk_adjust in 5-bits on T-series and LS-series */
  1687. clk_adjust = (popts->clk_adjust & 0x1F) << 22;
  1688. } else {
  1689. /* clk_adjust in 4-bits on earlier MPC85xx and P-series */
  1690. clk_adjust = (popts->clk_adjust & 0xF) << 23;
  1691. }
  1692. ddr->ddr_sdram_clk_cntl = (0
  1693. | ((ss_en & 0x1) << 31)
  1694. | clk_adjust
  1695. );
  1696. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1697. }
  1698. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1699. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1700. {
  1701. unsigned int init_addr = 0; /* Initialization address */
  1702. ddr->ddr_init_addr = init_addr;
  1703. }
  1704. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1705. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1706. {
  1707. unsigned int uia = 0; /* Use initialization address */
  1708. unsigned int init_ext_addr = 0; /* Initialization address */
  1709. ddr->ddr_init_ext_addr = (0
  1710. | ((uia & 0x1) << 31)
  1711. | (init_ext_addr & 0xF)
  1712. );
  1713. }
  1714. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1715. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1716. const memctl_options_t *popts)
  1717. {
  1718. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1719. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1720. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1721. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1722. unsigned int trwt_mclk = 0; /* ext_rwt */
  1723. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1724. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1725. if (popts->burst_length == DDR_BL8) {
  1726. /* We set BL/2 for fixed BL8 */
  1727. rrt = 0; /* BL/2 clocks */
  1728. wwt = 0; /* BL/2 clocks */
  1729. } else {
  1730. /* We need to set BL/2 + 2 to BC4 and OTF */
  1731. rrt = 2; /* BL/2 + 2 clocks */
  1732. wwt = 2; /* BL/2 + 2 clocks */
  1733. }
  1734. #endif
  1735. #ifdef CONFIG_SYS_FSL_DDR4
  1736. dll_lock = 2; /* tDLLK = 1024 clocks */
  1737. #elif defined(CONFIG_SYS_FSL_DDR3)
  1738. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1739. #endif
  1740. if (popts->trwt_override)
  1741. trwt_mclk = popts->trwt;
  1742. ddr->timing_cfg_4 = (0
  1743. | ((rwt & 0xf) << 28)
  1744. | ((wrt & 0xf) << 24)
  1745. | ((rrt & 0xf) << 20)
  1746. | ((wwt & 0xf) << 16)
  1747. | ((trwt_mclk & 0xc) << 12)
  1748. | (dll_lock & 0x3)
  1749. );
  1750. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1751. }
  1752. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1753. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1754. {
  1755. unsigned int rodt_on = 0; /* Read to ODT on */
  1756. unsigned int rodt_off = 0; /* Read to ODT off */
  1757. unsigned int wodt_on = 0; /* Write to ODT on */
  1758. unsigned int wodt_off = 0; /* Write to ODT off */
  1759. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1760. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1761. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1762. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1763. if (cas_latency >= wr_lat)
  1764. rodt_on = cas_latency - wr_lat + 1;
  1765. rodt_off = 4; /* 4 clocks */
  1766. wodt_on = 1; /* 1 clocks */
  1767. wodt_off = 4; /* 4 clocks */
  1768. #endif
  1769. ddr->timing_cfg_5 = (0
  1770. | ((rodt_on & 0x1f) << 24)
  1771. | ((rodt_off & 0x7) << 20)
  1772. | ((wodt_on & 0x1f) << 12)
  1773. | ((wodt_off & 0x7) << 8)
  1774. );
  1775. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1776. }
  1777. #ifdef CONFIG_SYS_FSL_DDR4
  1778. static void set_timing_cfg_6(fsl_ddr_cfg_regs_t *ddr)
  1779. {
  1780. unsigned int hs_caslat = 0;
  1781. unsigned int hs_wrlat = 0;
  1782. unsigned int hs_wrrec = 0;
  1783. unsigned int hs_clkadj = 0;
  1784. unsigned int hs_wrlvl_start = 0;
  1785. ddr->timing_cfg_6 = (0
  1786. | ((hs_caslat & 0x1f) << 24)
  1787. | ((hs_wrlat & 0x1f) << 19)
  1788. | ((hs_wrrec & 0x1f) << 12)
  1789. | ((hs_clkadj & 0x1f) << 6)
  1790. | ((hs_wrlvl_start & 0x1f) << 0)
  1791. );
  1792. debug("FSLDDR: timing_cfg_6 = 0x%08x\n", ddr->timing_cfg_6);
  1793. }
  1794. static void set_timing_cfg_7(const unsigned int ctrl_num,
  1795. fsl_ddr_cfg_regs_t *ddr,
  1796. const common_timing_params_t *common_dimm)
  1797. {
  1798. unsigned int txpr, tcksre, tcksrx;
  1799. unsigned int cke_rst, cksre, cksrx, par_lat = 0, cs_to_cmd;
  1800. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  1801. txpr = max(5U, picos_to_mclk(ctrl_num, common_dimm->trfc1_ps + 10000));
  1802. tcksre = max(5U, picos_to_mclk(ctrl_num, 10000));
  1803. tcksrx = max(5U, picos_to_mclk(ctrl_num, 10000));
  1804. if (ddr->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) {
  1805. if (mclk_ps >= 935) {
  1806. /* parity latency 4 clocks in case of 1600/1866/2133 */
  1807. par_lat = 4;
  1808. } else if (mclk_ps >= 833) {
  1809. /* parity latency 5 clocks for DDR4-2400 */
  1810. par_lat = 5;
  1811. } else {
  1812. printf("parity: mclk_ps = %d not supported\n", mclk_ps);
  1813. }
  1814. }
  1815. cs_to_cmd = 0;
  1816. if (txpr <= 200)
  1817. cke_rst = 0;
  1818. else if (txpr <= 256)
  1819. cke_rst = 1;
  1820. else if (txpr <= 512)
  1821. cke_rst = 2;
  1822. else
  1823. cke_rst = 3;
  1824. if (tcksre <= 19)
  1825. cksre = tcksre - 5;
  1826. else
  1827. cksre = 15;
  1828. if (tcksrx <= 19)
  1829. cksrx = tcksrx - 5;
  1830. else
  1831. cksrx = 15;
  1832. ddr->timing_cfg_7 = (0
  1833. | ((cke_rst & 0x3) << 28)
  1834. | ((cksre & 0xf) << 24)
  1835. | ((cksrx & 0xf) << 20)
  1836. | ((par_lat & 0xf) << 16)
  1837. | ((cs_to_cmd & 0xf) << 4)
  1838. );
  1839. debug("FSLDDR: timing_cfg_7 = 0x%08x\n", ddr->timing_cfg_7);
  1840. }
  1841. static void set_timing_cfg_8(const unsigned int ctrl_num,
  1842. fsl_ddr_cfg_regs_t *ddr,
  1843. const memctl_options_t *popts,
  1844. const common_timing_params_t *common_dimm,
  1845. unsigned int cas_latency)
  1846. {
  1847. unsigned int rwt_bg, wrt_bg, rrt_bg, wwt_bg;
  1848. unsigned int acttoact_bg, wrtord_bg, pre_all_rec;
  1849. unsigned int tccdl = picos_to_mclk(ctrl_num, common_dimm->tccdl_ps);
  1850. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1851. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1852. rwt_bg = cas_latency + 2 + 4 - wr_lat;
  1853. if (rwt_bg < tccdl)
  1854. rwt_bg = tccdl - rwt_bg;
  1855. else
  1856. rwt_bg = 0;
  1857. wrt_bg = wr_lat + 4 + 1 - cas_latency;
  1858. if (wrt_bg < tccdl)
  1859. wrt_bg = tccdl - wrt_bg;
  1860. else
  1861. wrt_bg = 0;
  1862. if (popts->burst_length == DDR_BL8) {
  1863. rrt_bg = tccdl - 4;
  1864. wwt_bg = tccdl - 4;
  1865. } else {
  1866. rrt_bg = tccdl - 2;
  1867. wwt_bg = tccdl - 2;
  1868. }
  1869. acttoact_bg = picos_to_mclk(ctrl_num, common_dimm->trrdl_ps);
  1870. wrtord_bg = max(4U, picos_to_mclk(ctrl_num, 7500));
  1871. if (popts->otf_burst_chop_en)
  1872. wrtord_bg += 2;
  1873. pre_all_rec = 0;
  1874. ddr->timing_cfg_8 = (0
  1875. | ((rwt_bg & 0xf) << 28)
  1876. | ((wrt_bg & 0xf) << 24)
  1877. | ((rrt_bg & 0xf) << 20)
  1878. | ((wwt_bg & 0xf) << 16)
  1879. | ((acttoact_bg & 0xf) << 12)
  1880. | ((wrtord_bg & 0xf) << 8)
  1881. | ((pre_all_rec & 0x1f) << 0)
  1882. );
  1883. debug("FSLDDR: timing_cfg_8 = 0x%08x\n", ddr->timing_cfg_8);
  1884. }
  1885. static void set_timing_cfg_9(fsl_ddr_cfg_regs_t *ddr)
  1886. {
  1887. ddr->timing_cfg_9 = 0;
  1888. debug("FSLDDR: timing_cfg_9 = 0x%08x\n", ddr->timing_cfg_9);
  1889. }
  1890. /* This function needs to be called after set_ddr_sdram_cfg() is called */
  1891. static void set_ddr_dq_mapping(fsl_ddr_cfg_regs_t *ddr,
  1892. const dimm_params_t *dimm_params)
  1893. {
  1894. unsigned int acc_ecc_en = (ddr->ddr_sdram_cfg >> 2) & 0x1;
  1895. int i;
  1896. for (i = 0; i < CONFIG_DIMM_SLOTS_PER_CTLR; i++) {
  1897. if (dimm_params[i].n_ranks)
  1898. break;
  1899. }
  1900. if (i >= CONFIG_DIMM_SLOTS_PER_CTLR) {
  1901. puts("DDR error: no DIMM found!\n");
  1902. return;
  1903. }
  1904. ddr->dq_map_0 = ((dimm_params[i].dq_mapping[0] & 0x3F) << 26) |
  1905. ((dimm_params[i].dq_mapping[1] & 0x3F) << 20) |
  1906. ((dimm_params[i].dq_mapping[2] & 0x3F) << 14) |
  1907. ((dimm_params[i].dq_mapping[3] & 0x3F) << 8) |
  1908. ((dimm_params[i].dq_mapping[4] & 0x3F) << 2);
  1909. ddr->dq_map_1 = ((dimm_params[i].dq_mapping[5] & 0x3F) << 26) |
  1910. ((dimm_params[i].dq_mapping[6] & 0x3F) << 20) |
  1911. ((dimm_params[i].dq_mapping[7] & 0x3F) << 14) |
  1912. ((dimm_params[i].dq_mapping[10] & 0x3F) << 8) |
  1913. ((dimm_params[i].dq_mapping[11] & 0x3F) << 2);
  1914. ddr->dq_map_2 = ((dimm_params[i].dq_mapping[12] & 0x3F) << 26) |
  1915. ((dimm_params[i].dq_mapping[13] & 0x3F) << 20) |
  1916. ((dimm_params[i].dq_mapping[14] & 0x3F) << 14) |
  1917. ((dimm_params[i].dq_mapping[15] & 0x3F) << 8) |
  1918. ((dimm_params[i].dq_mapping[16] & 0x3F) << 2);
  1919. /* dq_map for ECC[4:7] is set to 0 if accumulated ECC is enabled */
  1920. ddr->dq_map_3 = ((dimm_params[i].dq_mapping[17] & 0x3F) << 26) |
  1921. ((dimm_params[i].dq_mapping[8] & 0x3F) << 20) |
  1922. (acc_ecc_en ? 0 :
  1923. (dimm_params[i].dq_mapping[9] & 0x3F) << 14) |
  1924. dimm_params[i].dq_mapping_ors;
  1925. debug("FSLDDR: dq_map_0 = 0x%08x\n", ddr->dq_map_0);
  1926. debug("FSLDDR: dq_map_1 = 0x%08x\n", ddr->dq_map_1);
  1927. debug("FSLDDR: dq_map_2 = 0x%08x\n", ddr->dq_map_2);
  1928. debug("FSLDDR: dq_map_3 = 0x%08x\n", ddr->dq_map_3);
  1929. }
  1930. static void set_ddr_sdram_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  1931. const memctl_options_t *popts)
  1932. {
  1933. int rd_pre;
  1934. rd_pre = popts->quad_rank_present ? 1 : 0;
  1935. ddr->ddr_sdram_cfg_3 = (rd_pre & 0x1) << 16;
  1936. debug("FSLDDR: ddr_sdram_cfg_3 = 0x%08x\n", ddr->ddr_sdram_cfg_3);
  1937. }
  1938. #endif /* CONFIG_SYS_FSL_DDR4 */
  1939. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1940. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1941. {
  1942. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1943. /* Normal Operation Full Calibration Time (tZQoper) */
  1944. unsigned int zqoper = 0;
  1945. /* Normal Operation Short Calibration Time (tZQCS) */
  1946. unsigned int zqcs = 0;
  1947. #ifdef CONFIG_SYS_FSL_DDR4
  1948. unsigned int zqcs_init;
  1949. #endif
  1950. if (zq_en) {
  1951. #ifdef CONFIG_SYS_FSL_DDR4
  1952. zqinit = 10; /* 1024 clocks */
  1953. zqoper = 9; /* 512 clocks */
  1954. zqcs = 7; /* 128 clocks */
  1955. zqcs_init = 5; /* 1024 refresh sequences */
  1956. #else
  1957. zqinit = 9; /* 512 clocks */
  1958. zqoper = 8; /* 256 clocks */
  1959. zqcs = 6; /* 64 clocks */
  1960. #endif
  1961. }
  1962. ddr->ddr_zq_cntl = (0
  1963. | ((zq_en & 0x1) << 31)
  1964. | ((zqinit & 0xF) << 24)
  1965. | ((zqoper & 0xF) << 16)
  1966. | ((zqcs & 0xF) << 8)
  1967. #ifdef CONFIG_SYS_FSL_DDR4
  1968. | ((zqcs_init & 0xF) << 0)
  1969. #endif
  1970. );
  1971. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  1972. }
  1973. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  1974. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  1975. const memctl_options_t *popts)
  1976. {
  1977. /*
  1978. * First DQS pulse rising edge after margining mode
  1979. * is programmed (tWL_MRD)
  1980. */
  1981. unsigned int wrlvl_mrd = 0;
  1982. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  1983. unsigned int wrlvl_odten = 0;
  1984. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  1985. unsigned int wrlvl_dqsen = 0;
  1986. /* WRLVL_SMPL: Write leveling sample time */
  1987. unsigned int wrlvl_smpl = 0;
  1988. /* WRLVL_WLR: Write leveling repeition time */
  1989. unsigned int wrlvl_wlr = 0;
  1990. /* WRLVL_START: Write leveling start time */
  1991. unsigned int wrlvl_start = 0;
  1992. /* suggest enable write leveling for DDR3 due to fly-by topology */
  1993. if (wrlvl_en) {
  1994. /* tWL_MRD min = 40 nCK, we set it 64 */
  1995. wrlvl_mrd = 0x6;
  1996. /* tWL_ODTEN 128 */
  1997. wrlvl_odten = 0x7;
  1998. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  1999. wrlvl_dqsen = 0x5;
  2000. /*
  2001. * Write leveling sample time at least need 6 clocks
  2002. * higher than tWLO to allow enough time for progagation
  2003. * delay and sampling the prime data bits.
  2004. */
  2005. wrlvl_smpl = 0xf;
  2006. /*
  2007. * Write leveling repetition time
  2008. * at least tWLO + 6 clocks clocks
  2009. * we set it 64
  2010. */
  2011. wrlvl_wlr = 0x6;
  2012. /*
  2013. * Write leveling start time
  2014. * The value use for the DQS_ADJUST for the first sample
  2015. * when write leveling is enabled. It probably needs to be
  2016. * overridden per platform.
  2017. */
  2018. wrlvl_start = 0x8;
  2019. /*
  2020. * Override the write leveling sample and start time
  2021. * according to specific board
  2022. */
  2023. if (popts->wrlvl_override) {
  2024. wrlvl_smpl = popts->wrlvl_sample;
  2025. wrlvl_start = popts->wrlvl_start;
  2026. }
  2027. }
  2028. ddr->ddr_wrlvl_cntl = (0
  2029. | ((wrlvl_en & 0x1) << 31)
  2030. | ((wrlvl_mrd & 0x7) << 24)
  2031. | ((wrlvl_odten & 0x7) << 20)
  2032. | ((wrlvl_dqsen & 0x7) << 16)
  2033. | ((wrlvl_smpl & 0xf) << 12)
  2034. | ((wrlvl_wlr & 0x7) << 8)
  2035. | ((wrlvl_start & 0x1F) << 0)
  2036. );
  2037. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  2038. ddr->ddr_wrlvl_cntl_2 = popts->wrlvl_ctl_2;
  2039. debug("FSLDDR: wrlvl_cntl_2 = 0x%08x\n", ddr->ddr_wrlvl_cntl_2);
  2040. ddr->ddr_wrlvl_cntl_3 = popts->wrlvl_ctl_3;
  2041. debug("FSLDDR: wrlvl_cntl_3 = 0x%08x\n", ddr->ddr_wrlvl_cntl_3);
  2042. }
  2043. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  2044. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  2045. {
  2046. /* Self Refresh Idle Threshold */
  2047. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  2048. }
  2049. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  2050. {
  2051. if (popts->addr_hash) {
  2052. ddr->ddr_eor = 0x40000000; /* address hash enable */
  2053. puts("Address hashing enabled.\n");
  2054. }
  2055. }
  2056. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  2057. {
  2058. ddr->ddr_cdr1 = popts->ddr_cdr1;
  2059. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  2060. }
  2061. static void set_ddr_cdr2(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  2062. {
  2063. ddr->ddr_cdr2 = popts->ddr_cdr2;
  2064. debug("FSLDDR: ddr_cdr2 = 0x%08x\n", ddr->ddr_cdr2);
  2065. }
  2066. unsigned int
  2067. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  2068. {
  2069. unsigned int res = 0;
  2070. /*
  2071. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  2072. * not set at the same time.
  2073. */
  2074. if (ddr->ddr_sdram_cfg & 0x10000000
  2075. && ddr->ddr_sdram_cfg & 0x00008000) {
  2076. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  2077. " should not be set at the same time.\n");
  2078. res++;
  2079. }
  2080. return res;
  2081. }
  2082. unsigned int
  2083. compute_fsl_memctl_config_regs(const unsigned int ctrl_num,
  2084. const memctl_options_t *popts,
  2085. fsl_ddr_cfg_regs_t *ddr,
  2086. const common_timing_params_t *common_dimm,
  2087. const dimm_params_t *dimm_params,
  2088. unsigned int dbw_cap_adj,
  2089. unsigned int size_only)
  2090. {
  2091. unsigned int i;
  2092. unsigned int cas_latency;
  2093. unsigned int additive_latency;
  2094. unsigned int sr_it;
  2095. unsigned int zq_en;
  2096. unsigned int wrlvl_en;
  2097. unsigned int ip_rev = 0;
  2098. unsigned int unq_mrs_en = 0;
  2099. int cs_en = 1;
  2100. #ifdef CONFIG_SYS_FSL_ERRATUM_A009942
  2101. unsigned int ddr_freq;
  2102. #endif
  2103. #if (defined(CONFIG_SYS_FSL_ERRATUM_A008378) && \
  2104. defined(CONFIG_SYS_FSL_DDRC_GEN4)) || \
  2105. defined(CONFIG_SYS_FSL_ERRATUM_A009942)
  2106. struct ccsr_ddr __iomem *ddrc;
  2107. switch (ctrl_num) {
  2108. case 0:
  2109. ddrc = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  2110. break;
  2111. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
  2112. case 1:
  2113. ddrc = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  2114. break;
  2115. #endif
  2116. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
  2117. case 2:
  2118. ddrc = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  2119. break;
  2120. #endif
  2121. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
  2122. case 3:
  2123. ddrc = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  2124. break;
  2125. #endif
  2126. default:
  2127. printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num);
  2128. return 1;
  2129. }
  2130. #endif
  2131. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  2132. if (common_dimm == NULL) {
  2133. printf("Error: subset DIMM params struct null pointer\n");
  2134. return 1;
  2135. }
  2136. /*
  2137. * Process overrides first.
  2138. *
  2139. * FIXME: somehow add dereated caslat to this
  2140. */
  2141. cas_latency = (popts->cas_latency_override)
  2142. ? popts->cas_latency_override_value
  2143. : common_dimm->lowest_common_spd_caslat;
  2144. additive_latency = (popts->additive_latency_override)
  2145. ? popts->additive_latency_override_value
  2146. : common_dimm->additive_latency;
  2147. sr_it = (popts->auto_self_refresh_en)
  2148. ? popts->sr_it
  2149. : 0;
  2150. /* ZQ calibration */
  2151. zq_en = (popts->zq_en) ? 1 : 0;
  2152. /* write leveling */
  2153. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  2154. /* Chip Select Memory Bounds (CSn_BNDS) */
  2155. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  2156. unsigned long long ea, sa;
  2157. unsigned int cs_per_dimm
  2158. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  2159. unsigned int dimm_number
  2160. = i / cs_per_dimm;
  2161. unsigned long long rank_density
  2162. = dimm_params[dimm_number].rank_density >> dbw_cap_adj;
  2163. if (dimm_params[dimm_number].n_ranks == 0) {
  2164. debug("Skipping setup of CS%u "
  2165. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  2166. continue;
  2167. }
  2168. if (popts->memctl_interleaving) {
  2169. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  2170. case FSL_DDR_CS0_CS1_CS2_CS3:
  2171. break;
  2172. case FSL_DDR_CS0_CS1:
  2173. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  2174. if (i > 1)
  2175. cs_en = 0;
  2176. break;
  2177. case FSL_DDR_CS2_CS3:
  2178. default:
  2179. if (i > 0)
  2180. cs_en = 0;
  2181. break;
  2182. }
  2183. sa = common_dimm->base_address;
  2184. ea = sa + common_dimm->total_mem - 1;
  2185. } else if (!popts->memctl_interleaving) {
  2186. /*
  2187. * If memory interleaving between controllers is NOT
  2188. * enabled, the starting address for each memory
  2189. * controller is distinct. However, because rank
  2190. * interleaving is enabled, the starting and ending
  2191. * addresses of the total memory on that memory
  2192. * controller needs to be programmed into its
  2193. * respective CS0_BNDS.
  2194. */
  2195. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  2196. case FSL_DDR_CS0_CS1_CS2_CS3:
  2197. sa = common_dimm->base_address;
  2198. ea = sa + common_dimm->total_mem - 1;
  2199. break;
  2200. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  2201. if ((i >= 2) && (dimm_number == 0)) {
  2202. sa = dimm_params[dimm_number].base_address +
  2203. 2 * rank_density;
  2204. ea = sa + 2 * rank_density - 1;
  2205. } else {
  2206. sa = dimm_params[dimm_number].base_address;
  2207. ea = sa + 2 * rank_density - 1;
  2208. }
  2209. break;
  2210. case FSL_DDR_CS0_CS1:
  2211. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2212. sa = dimm_params[dimm_number].base_address;
  2213. ea = sa + rank_density - 1;
  2214. if (i != 1)
  2215. sa += (i % cs_per_dimm) * rank_density;
  2216. ea += (i % cs_per_dimm) * rank_density;
  2217. } else {
  2218. sa = 0;
  2219. ea = 0;
  2220. }
  2221. if (i == 0)
  2222. ea += rank_density;
  2223. break;
  2224. case FSL_DDR_CS2_CS3:
  2225. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2226. sa = dimm_params[dimm_number].base_address;
  2227. ea = sa + rank_density - 1;
  2228. if (i != 3)
  2229. sa += (i % cs_per_dimm) * rank_density;
  2230. ea += (i % cs_per_dimm) * rank_density;
  2231. } else {
  2232. sa = 0;
  2233. ea = 0;
  2234. }
  2235. if (i == 2)
  2236. ea += (rank_density >> dbw_cap_adj);
  2237. break;
  2238. default: /* No bank(chip-select) interleaving */
  2239. sa = dimm_params[dimm_number].base_address;
  2240. ea = sa + rank_density - 1;
  2241. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2242. sa += (i % cs_per_dimm) * rank_density;
  2243. ea += (i % cs_per_dimm) * rank_density;
  2244. } else {
  2245. sa = 0;
  2246. ea = 0;
  2247. }
  2248. break;
  2249. }
  2250. }
  2251. sa >>= 24;
  2252. ea >>= 24;
  2253. if (cs_en) {
  2254. ddr->cs[i].bnds = (0
  2255. | ((sa & 0xffff) << 16) /* starting address */
  2256. | ((ea & 0xffff) << 0) /* ending address */
  2257. );
  2258. } else {
  2259. /* setting bnds to 0xffffffff for inactive CS */
  2260. ddr->cs[i].bnds = 0xffffffff;
  2261. }
  2262. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  2263. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  2264. set_csn_config_2(i, ddr);
  2265. }
  2266. /*
  2267. * In the case we only need to compute the ddr sdram size, we only need
  2268. * to set csn registers, so return from here.
  2269. */
  2270. if (size_only)
  2271. return 0;
  2272. set_ddr_eor(ddr, popts);
  2273. #if !defined(CONFIG_SYS_FSL_DDR1)
  2274. set_timing_cfg_0(ctrl_num, ddr, popts, dimm_params);
  2275. #endif
  2276. set_timing_cfg_3(ctrl_num, ddr, popts, common_dimm, cas_latency,
  2277. additive_latency);
  2278. set_timing_cfg_1(ctrl_num, ddr, popts, common_dimm, cas_latency);
  2279. set_timing_cfg_2(ctrl_num, ddr, popts, common_dimm,
  2280. cas_latency, additive_latency);
  2281. set_ddr_cdr1(ddr, popts);
  2282. set_ddr_cdr2(ddr, popts);
  2283. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  2284. ip_rev = fsl_ddr_get_version(ctrl_num);
  2285. if (ip_rev > 0x40400)
  2286. unq_mrs_en = 1;
  2287. if ((ip_rev > 0x40700) && (popts->cswl_override != 0))
  2288. ddr->debug[18] = popts->cswl_override;
  2289. set_ddr_sdram_cfg_2(ctrl_num, ddr, popts, unq_mrs_en);
  2290. set_ddr_sdram_mode(ctrl_num, ddr, popts, common_dimm,
  2291. cas_latency, additive_latency, unq_mrs_en);
  2292. set_ddr_sdram_mode_2(ctrl_num, ddr, popts, common_dimm, unq_mrs_en);
  2293. #ifdef CONFIG_SYS_FSL_DDR4
  2294. set_ddr_sdram_mode_9(ddr, popts, common_dimm, unq_mrs_en);
  2295. set_ddr_sdram_mode_10(ctrl_num, ddr, popts, common_dimm, unq_mrs_en);
  2296. #endif
  2297. set_ddr_sdram_interval(ctrl_num, ddr, popts, common_dimm);
  2298. set_ddr_data_init(ddr);
  2299. set_ddr_sdram_clk_cntl(ddr, popts);
  2300. set_ddr_init_addr(ddr);
  2301. set_ddr_init_ext_addr(ddr);
  2302. set_timing_cfg_4(ddr, popts);
  2303. set_timing_cfg_5(ddr, cas_latency);
  2304. #ifdef CONFIG_SYS_FSL_DDR4
  2305. set_ddr_sdram_cfg_3(ddr, popts);
  2306. set_timing_cfg_6(ddr);
  2307. set_timing_cfg_7(ctrl_num, ddr, common_dimm);
  2308. set_timing_cfg_8(ctrl_num, ddr, popts, common_dimm, cas_latency);
  2309. set_timing_cfg_9(ddr);
  2310. set_ddr_dq_mapping(ddr, dimm_params);
  2311. #endif
  2312. set_ddr_zq_cntl(ddr, zq_en);
  2313. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  2314. set_ddr_sr_cntr(ddr, sr_it);
  2315. set_ddr_sdram_rcw(ddr, popts, common_dimm);
  2316. #ifdef CONFIG_SYS_FSL_DDR_EMU
  2317. /* disble DDR training for emulator */
  2318. ddr->debug[2] = 0x00000400;
  2319. ddr->debug[4] = 0xff800800;
  2320. ddr->debug[5] = 0x08000800;
  2321. ddr->debug[6] = 0x08000800;
  2322. ddr->debug[7] = 0x08000800;
  2323. ddr->debug[8] = 0x08000800;
  2324. #endif
  2325. #ifdef CONFIG_SYS_FSL_ERRATUM_A004508
  2326. if ((ip_rev >= 0x40000) && (ip_rev < 0x40400))
  2327. ddr->debug[2] |= 0x00000200; /* set bit 22 */
  2328. #endif
  2329. #if defined(CONFIG_SYS_FSL_ERRATUM_A008378) && defined(CONFIG_SYS_FSL_DDRC_GEN4)
  2330. /* Erratum applies when accumulated ECC is used, or DBI is enabled */
  2331. #define IS_ACC_ECC_EN(v) ((v) & 0x4)
  2332. #define IS_DBI(v) ((((v) >> 12) & 0x3) == 0x2)
  2333. if (has_erratum_a008378()) {
  2334. if (IS_ACC_ECC_EN(ddr->ddr_sdram_cfg) ||
  2335. IS_DBI(ddr->ddr_sdram_cfg_3)) {
  2336. ddr->debug[28] = ddr_in32(&ddrc->debug[28]);
  2337. ddr->debug[28] |= (0x9 << 20);
  2338. }
  2339. }
  2340. #endif
  2341. #ifdef CONFIG_SYS_FSL_ERRATUM_A009942
  2342. ddr_freq = get_ddr_freq(ctrl_num) / 1000000;
  2343. ddr->debug[28] |= ddr_in32(&ddrc->debug[28]);
  2344. ddr->debug[28] &= 0xff0fff00;
  2345. if (ddr_freq <= 1333)
  2346. ddr->debug[28] |= 0x0080006a;
  2347. else if (ddr_freq <= 1600)
  2348. ddr->debug[28] |= 0x0070006f;
  2349. else if (ddr_freq <= 1867)
  2350. ddr->debug[28] |= 0x00700076;
  2351. else if (ddr_freq <= 2133)
  2352. ddr->debug[28] |= 0x0060007b;
  2353. if (popts->cpo_sample)
  2354. ddr->debug[28] = (ddr->debug[28] & 0xffffff00) |
  2355. popts->cpo_sample;
  2356. #endif
  2357. return check_fsl_memctl_config_regs(ddr);
  2358. }
  2359. #ifdef CONFIG_SYS_FSL_ERRATUM_A009942
  2360. /*
  2361. * This additional workaround of A009942 checks the condition to determine if
  2362. * the CPO value set by the existing A009942 workaround needs to be updated.
  2363. * If need, print a warning to prompt user reconfigure DDR debug_29[24:31] with
  2364. * expected optimal value, the optimal value is highly board dependent.
  2365. */
  2366. void erratum_a009942_check_cpo(void)
  2367. {
  2368. struct ccsr_ddr __iomem *ddr =
  2369. (struct ccsr_ddr __iomem *)(CONFIG_SYS_FSL_DDR_ADDR);
  2370. u32 cpo, cpo_e, cpo_o, cpo_target, cpo_optimal;
  2371. u32 cpo_min = ddr_in32(&ddr->debug[9]) >> 24;
  2372. u32 cpo_max = cpo_min;
  2373. u32 sdram_cfg, i, tmp, lanes, ddr_type;
  2374. bool update_cpo = false, has_ecc = false;
  2375. sdram_cfg = ddr_in32(&ddr->sdram_cfg);
  2376. if (sdram_cfg & SDRAM_CFG_32_BE)
  2377. lanes = 4;
  2378. else if (sdram_cfg & SDRAM_CFG_16_BE)
  2379. lanes = 2;
  2380. else
  2381. lanes = 8;
  2382. if (sdram_cfg & SDRAM_CFG_ECC_EN)
  2383. has_ecc = true;
  2384. /* determine the maximum and minimum CPO values */
  2385. for (i = 9; i < 9 + lanes / 2; i++) {
  2386. cpo = ddr_in32(&ddr->debug[i]);
  2387. cpo_e = cpo >> 24;
  2388. cpo_o = (cpo >> 8) & 0xff;
  2389. tmp = min(cpo_e, cpo_o);
  2390. if (tmp < cpo_min)
  2391. cpo_min = tmp;
  2392. tmp = max(cpo_e, cpo_o);
  2393. if (tmp > cpo_max)
  2394. cpo_max = tmp;
  2395. }
  2396. if (has_ecc) {
  2397. cpo = ddr_in32(&ddr->debug[13]);
  2398. cpo = cpo >> 24;
  2399. if (cpo < cpo_min)
  2400. cpo_min = cpo;
  2401. if (cpo > cpo_max)
  2402. cpo_max = cpo;
  2403. }
  2404. cpo_target = ddr_in32(&ddr->debug[28]) & 0xff;
  2405. cpo_optimal = ((cpo_max + cpo_min) >> 1) + 0x27;
  2406. debug("cpo_optimal = 0x%x, cpo_target = 0x%x\n", cpo_optimal,
  2407. cpo_target);
  2408. debug("cpo_max = 0x%x, cpo_min = 0x%x\n", cpo_max, cpo_min);
  2409. ddr_type = (sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) >>
  2410. SDRAM_CFG_SDRAM_TYPE_SHIFT;
  2411. if (ddr_type == SDRAM_TYPE_DDR4)
  2412. update_cpo = (cpo_min + 0x3b) < cpo_target ? true : false;
  2413. else if (ddr_type == SDRAM_TYPE_DDR3)
  2414. update_cpo = (cpo_min + 0x3f) < cpo_target ? true : false;
  2415. if (update_cpo) {
  2416. printf("WARN: pls set popts->cpo_sample = 0x%x ", cpo_optimal);
  2417. printf("in <board>/ddr.c to optimize cpo\n");
  2418. }
  2419. }
  2420. #endif