qixis.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329
  1. /*
  2. * Copyright 2011 Freescale Semiconductor
  3. * Author: Shengzhou Liu <Shengzhou.Liu@freescale.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. *
  7. * This file provides support for the QIXIS of some Freescale reference boards.
  8. */
  9. #include <common.h>
  10. #include <command.h>
  11. #include <asm/io.h>
  12. #include <linux/compiler.h>
  13. #include <linux/time.h>
  14. #include <i2c.h>
  15. #include "qixis.h"
  16. #ifndef QIXIS_LBMAP_BRDCFG_REG
  17. /*
  18. * For consistency with existing platforms
  19. */
  20. #define QIXIS_LBMAP_BRDCFG_REG 0x00
  21. #endif
  22. #ifdef CONFIG_SYS_I2C_FPGA_ADDR
  23. u8 qixis_read_i2c(unsigned int reg)
  24. {
  25. return i2c_reg_read(CONFIG_SYS_I2C_FPGA_ADDR, reg);
  26. }
  27. void qixis_write_i2c(unsigned int reg, u8 value)
  28. {
  29. u8 val = value;
  30. i2c_reg_write(CONFIG_SYS_I2C_FPGA_ADDR, reg, val);
  31. }
  32. #endif
  33. #ifdef QIXIS_BASE
  34. u8 qixis_read(unsigned int reg)
  35. {
  36. void *p = (void *)QIXIS_BASE;
  37. return in_8(p + reg);
  38. }
  39. void qixis_write(unsigned int reg, u8 value)
  40. {
  41. void *p = (void *)QIXIS_BASE;
  42. out_8(p + reg, value);
  43. }
  44. #endif
  45. u16 qixis_read_minor(void)
  46. {
  47. u16 minor;
  48. /* this data is in little endian */
  49. QIXIS_WRITE(tagdata, 5);
  50. minor = QIXIS_READ(tagdata);
  51. QIXIS_WRITE(tagdata, 6);
  52. minor += QIXIS_READ(tagdata) << 8;
  53. return minor;
  54. }
  55. char *qixis_read_time(char *result)
  56. {
  57. time_t time = 0;
  58. int i;
  59. /* timestamp is in 32-bit big endian */
  60. for (i = 8; i <= 11; i++) {
  61. QIXIS_WRITE(tagdata, i);
  62. time = (time << 8) + QIXIS_READ(tagdata);
  63. }
  64. return ctime_r(&time, result);
  65. }
  66. char *qixis_read_tag(char *buf)
  67. {
  68. int i;
  69. char tag, *ptr = buf;
  70. for (i = 16; i <= 63; i++) {
  71. QIXIS_WRITE(tagdata, i);
  72. tag = QIXIS_READ(tagdata);
  73. *(ptr++) = tag;
  74. if (!tag)
  75. break;
  76. }
  77. if (i > 63)
  78. *ptr = '\0';
  79. return buf;
  80. }
  81. /*
  82. * return the string of binary of u8 in the format of
  83. * 1010 10_0. The masked bit is filled as underscore.
  84. */
  85. const char *byte_to_binary_mask(u8 val, u8 mask, char *buf)
  86. {
  87. char *ptr;
  88. int i;
  89. ptr = buf;
  90. for (i = 0x80; i > 0x08 ; i >>= 1, ptr++)
  91. *ptr = (val & i) ? '1' : ((mask & i) ? '_' : '0');
  92. *(ptr++) = ' ';
  93. for (i = 0x08; i > 0 ; i >>= 1, ptr++)
  94. *ptr = (val & i) ? '1' : ((mask & i) ? '_' : '0');
  95. *ptr = '\0';
  96. return buf;
  97. }
  98. #ifdef QIXIS_RST_FORCE_MEM
  99. void board_assert_mem_reset(void)
  100. {
  101. u8 rst;
  102. rst = QIXIS_READ(rst_frc[0]);
  103. if (!(rst & QIXIS_RST_FORCE_MEM))
  104. QIXIS_WRITE(rst_frc[0], rst | QIXIS_RST_FORCE_MEM);
  105. }
  106. void board_deassert_mem_reset(void)
  107. {
  108. u8 rst;
  109. rst = QIXIS_READ(rst_frc[0]);
  110. if (rst & QIXIS_RST_FORCE_MEM)
  111. QIXIS_WRITE(rst_frc[0], rst & ~QIXIS_RST_FORCE_MEM);
  112. }
  113. #endif
  114. #ifndef CONFIG_SPL_BUILD
  115. static void qixis_reset(void)
  116. {
  117. QIXIS_WRITE(rst_ctl, QIXIS_RST_CTL_RESET);
  118. }
  119. static void qixis_bank_reset(void)
  120. {
  121. QIXIS_WRITE(rcfg_ctl, QIXIS_RCFG_CTL_RECONFIG_IDLE);
  122. QIXIS_WRITE(rcfg_ctl, QIXIS_RCFG_CTL_RECONFIG_START);
  123. }
  124. static void __maybe_unused set_lbmap(int lbmap)
  125. {
  126. u8 reg;
  127. reg = QIXIS_READ(brdcfg[QIXIS_LBMAP_BRDCFG_REG]);
  128. reg = (reg & ~QIXIS_LBMAP_MASK) | lbmap;
  129. QIXIS_WRITE(brdcfg[QIXIS_LBMAP_BRDCFG_REG], reg);
  130. }
  131. static void __maybe_unused set_rcw_src(int rcw_src)
  132. {
  133. u8 reg;
  134. reg = QIXIS_READ(dutcfg[1]);
  135. reg = (reg & ~1) | (rcw_src & 1);
  136. QIXIS_WRITE(dutcfg[1], reg);
  137. QIXIS_WRITE(dutcfg[0], (rcw_src >> 1) & 0xff);
  138. }
  139. static void qixis_dump_regs(void)
  140. {
  141. int i;
  142. printf("id = %02x\n", QIXIS_READ(id));
  143. printf("arch = %02x\n", QIXIS_READ(arch));
  144. printf("scver = %02x\n", QIXIS_READ(scver));
  145. printf("model = %02x\n", QIXIS_READ(model));
  146. printf("rst_ctl = %02x\n", QIXIS_READ(rst_ctl));
  147. printf("aux = %02x\n", QIXIS_READ(aux));
  148. for (i = 0; i < 16; i++)
  149. printf("brdcfg%02d = %02x\n", i, QIXIS_READ(brdcfg[i]));
  150. for (i = 0; i < 16; i++)
  151. printf("dutcfg%02d = %02x\n", i, QIXIS_READ(dutcfg[i]));
  152. printf("sclk = %02x%02x%02x\n", QIXIS_READ(sclk[0]),
  153. QIXIS_READ(sclk[1]), QIXIS_READ(sclk[2]));
  154. printf("dclk = %02x%02x%02x\n", QIXIS_READ(dclk[0]),
  155. QIXIS_READ(dclk[1]), QIXIS_READ(dclk[2]));
  156. printf("aux = %02x\n", QIXIS_READ(aux));
  157. printf("watch = %02x\n", QIXIS_READ(watch));
  158. printf("ctl_sys = %02x\n", QIXIS_READ(ctl_sys));
  159. printf("rcw_ctl = %02x\n", QIXIS_READ(rcw_ctl));
  160. printf("present = %02x\n", QIXIS_READ(present));
  161. printf("present2 = %02x\n", QIXIS_READ(present2));
  162. printf("clk_spd = %02x\n", QIXIS_READ(clk_spd));
  163. printf("stat_dut = %02x\n", QIXIS_READ(stat_dut));
  164. printf("stat_sys = %02x\n", QIXIS_READ(stat_sys));
  165. printf("stat_alrm = %02x\n", QIXIS_READ(stat_alrm));
  166. }
  167. void __weak qixis_dump_switch(void)
  168. {
  169. puts("Reverse engineering switch is not implemented for this board\n");
  170. }
  171. static int qixis_reset_cmd(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  172. {
  173. int i;
  174. if (argc <= 1) {
  175. set_lbmap(QIXIS_LBMAP_DFLTBANK);
  176. qixis_reset();
  177. } else if (strcmp(argv[1], "altbank") == 0) {
  178. set_lbmap(QIXIS_LBMAP_ALTBANK);
  179. qixis_bank_reset();
  180. } else if (strcmp(argv[1], "nand") == 0) {
  181. #ifdef QIXIS_LBMAP_NAND
  182. QIXIS_WRITE(rst_ctl, 0x30);
  183. QIXIS_WRITE(rcfg_ctl, 0);
  184. set_lbmap(QIXIS_LBMAP_NAND);
  185. set_rcw_src(QIXIS_RCW_SRC_NAND);
  186. QIXIS_WRITE(rcfg_ctl, 0x20);
  187. QIXIS_WRITE(rcfg_ctl, 0x21);
  188. #else
  189. printf("Not implemented\n");
  190. #endif
  191. } else if (strcmp(argv[1], "sd") == 0) {
  192. #ifdef QIXIS_LBMAP_SD
  193. QIXIS_WRITE(rst_ctl, 0x30);
  194. QIXIS_WRITE(rcfg_ctl, 0);
  195. set_lbmap(QIXIS_LBMAP_SD);
  196. set_rcw_src(QIXIS_RCW_SRC_SD);
  197. QIXIS_WRITE(rcfg_ctl, 0x20);
  198. QIXIS_WRITE(rcfg_ctl, 0x21);
  199. #else
  200. printf("Not implemented\n");
  201. #endif
  202. } else if (strcmp(argv[1], "ifc") == 0) {
  203. #ifdef QIXIS_LBMAP_IFC
  204. QIXIS_WRITE(rst_ctl, 0x30);
  205. QIXIS_WRITE(rcfg_ctl, 0);
  206. set_lbmap(QIXIS_LBMAP_IFC);
  207. set_rcw_src(QIXIS_RCW_SRC_IFC);
  208. QIXIS_WRITE(rcfg_ctl, 0x20);
  209. QIXIS_WRITE(rcfg_ctl, 0x21);
  210. #else
  211. printf("Not implemented\n");
  212. #endif
  213. } else if (strcmp(argv[1], "emmc") == 0) {
  214. #ifdef QIXIS_LBMAP_EMMC
  215. QIXIS_WRITE(rst_ctl, 0x30);
  216. QIXIS_WRITE(rcfg_ctl, 0);
  217. set_lbmap(QIXIS_LBMAP_EMMC);
  218. set_rcw_src(QIXIS_RCW_SRC_EMMC);
  219. QIXIS_WRITE(rcfg_ctl, 0x20);
  220. QIXIS_WRITE(rcfg_ctl, 0x21);
  221. #else
  222. printf("Not implemented\n");
  223. #endif
  224. } else if (strcmp(argv[1], "sd_qspi") == 0) {
  225. #ifdef QIXIS_LBMAP_SD_QSPI
  226. QIXIS_WRITE(rst_ctl, 0x30);
  227. QIXIS_WRITE(rcfg_ctl, 0);
  228. set_lbmap(QIXIS_LBMAP_SD_QSPI);
  229. set_rcw_src(QIXIS_RCW_SRC_SD);
  230. qixis_write_i2c(offsetof(struct qixis, rcfg_ctl), 0x20);
  231. qixis_write_i2c(offsetof(struct qixis, rcfg_ctl), 0x21);
  232. #else
  233. printf("Not implemented\n");
  234. #endif
  235. } else if (strcmp(argv[1], "qspi") == 0) {
  236. #ifdef QIXIS_LBMAP_QSPI
  237. QIXIS_WRITE(rst_ctl, 0x30);
  238. QIXIS_WRITE(rcfg_ctl, 0);
  239. set_lbmap(QIXIS_LBMAP_QSPI);
  240. set_rcw_src(QIXIS_RCW_SRC_QSPI);
  241. qixis_write_i2c(offsetof(struct qixis, rcfg_ctl), 0x20);
  242. qixis_write_i2c(offsetof(struct qixis, rcfg_ctl), 0x21);
  243. #else
  244. printf("Not implemented\n");
  245. #endif
  246. } else if (strcmp(argv[1], "watchdog") == 0) {
  247. static char *period[9] = {"2s", "4s", "8s", "16s", "32s",
  248. "1min", "2min", "4min", "8min"};
  249. u8 rcfg = QIXIS_READ(rcfg_ctl);
  250. if (argv[2] == NULL) {
  251. printf("qixis watchdog <watchdog_period>\n");
  252. return 0;
  253. }
  254. for (i = 0; i < ARRAY_SIZE(period); i++) {
  255. if (strcmp(argv[2], period[i]) == 0) {
  256. /* disable watchdog */
  257. QIXIS_WRITE(rcfg_ctl,
  258. rcfg & ~QIXIS_RCFG_CTL_WATCHDOG_ENBLE);
  259. QIXIS_WRITE(watch, ((i<<2) - 1));
  260. QIXIS_WRITE(rcfg_ctl, rcfg);
  261. return 0;
  262. }
  263. }
  264. } else if (strcmp(argv[1], "dump") == 0) {
  265. qixis_dump_regs();
  266. return 0;
  267. } else if (strcmp(argv[1], "switch") == 0) {
  268. qixis_dump_switch();
  269. return 0;
  270. } else {
  271. printf("Invalid option: %s\n", argv[1]);
  272. return 1;
  273. }
  274. return 0;
  275. }
  276. U_BOOT_CMD(
  277. qixis_reset, CONFIG_SYS_MAXARGS, 1, qixis_reset_cmd,
  278. "Reset the board using the FPGA sequencer",
  279. "- hard reset to default bank\n"
  280. "qixis_reset altbank - reset to alternate bank\n"
  281. "qixis_reset nand - reset to nand\n"
  282. "qixis_reset sd - reset to sd\n"
  283. "qixis_reset sd_qspi - reset to sd with qspi support\n"
  284. "qixis_reset qspi - reset to qspi\n"
  285. "qixis watchdog <watchdog_period> - set the watchdog period\n"
  286. " period: 1s 2s 4s 8s 16s 32s 1min 2min 4min 8min\n"
  287. "qixis_reset dump - display the QIXIS registers\n"
  288. "qixis_reset switch - display switch\n"
  289. );
  290. #endif