ls2080ardb.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435
  1. /*
  2. * Copyright (C) 2017 NXP Semiconductors
  3. * Copyright 2015 Freescale Semiconductor
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <malloc.h>
  9. #include <errno.h>
  10. #include <netdev.h>
  11. #include <fsl_ifc.h>
  12. #include <fsl_ddr.h>
  13. #include <asm/io.h>
  14. #include <hwconfig.h>
  15. #include <fdt_support.h>
  16. #include <libfdt.h>
  17. #include <fsl-mc/fsl_mc.h>
  18. #include <environment.h>
  19. #include <efi_loader.h>
  20. #include <i2c.h>
  21. #include <asm/arch/mmu.h>
  22. #include <asm/arch/soc.h>
  23. #include <asm/arch/ppa.h>
  24. #include <fsl_sec.h>
  25. #ifdef CONFIG_FSL_QIXIS
  26. #include "../common/qixis.h"
  27. #include "ls2080ardb_qixis.h"
  28. #endif
  29. #include "../common/vid.h"
  30. #define PIN_MUX_SEL_SDHC 0x00
  31. #define PIN_MUX_SEL_DSPI 0x0a
  32. #define SET_SDHC_MUX_SEL(reg, value) ((reg & 0xf0) | value)
  33. DECLARE_GLOBAL_DATA_PTR;
  34. enum {
  35. MUX_TYPE_SDHC,
  36. MUX_TYPE_DSPI,
  37. };
  38. unsigned long long get_qixis_addr(void)
  39. {
  40. unsigned long long addr;
  41. if (gd->flags & GD_FLG_RELOC)
  42. addr = QIXIS_BASE_PHYS;
  43. else
  44. addr = QIXIS_BASE_PHYS_EARLY;
  45. /*
  46. * IFC address under 256MB is mapped to 0x30000000, any address above
  47. * is mapped to 0x5_10000000 up to 4GB.
  48. */
  49. addr = addr > 0x10000000 ? addr + 0x500000000ULL : addr + 0x30000000;
  50. return addr;
  51. }
  52. int checkboard(void)
  53. {
  54. #ifdef CONFIG_FSL_QIXIS
  55. u8 sw;
  56. #endif
  57. char buf[15];
  58. cpu_name(buf);
  59. printf("Board: %s-RDB, ", buf);
  60. #ifdef CONFIG_TARGET_LS2081ARDB
  61. #ifdef CONFIG_FSL_QIXIS
  62. sw = QIXIS_READ(arch);
  63. printf("Board Arch: V%d, ", sw >> 4);
  64. printf("Board version: %c, ", (sw & 0xf) + 'A');
  65. sw = QIXIS_READ(brdcfg[0]);
  66. sw = (sw & QIXIS_QMAP_MASK) >> QIXIS_QMAP_SHIFT;
  67. switch (sw) {
  68. case 0:
  69. puts("boot from QSPI DEV#0\n");
  70. puts("QSPI_CSA_1 mapped to QSPI DEV#1\n");
  71. break;
  72. case 1:
  73. puts("boot from QSPI DEV#1\n");
  74. puts("QSPI_CSA_1 mapped to QSPI DEV#0\n");
  75. break;
  76. case 2:
  77. puts("boot from QSPI EMU\n");
  78. puts("QSPI_CSA_1 mapped to QSPI DEV#0\n");
  79. break;
  80. case 3:
  81. puts("boot from QSPI EMU\n");
  82. puts("QSPI_CSA_1 mapped to QSPI DEV#1\n");
  83. break;
  84. case 4:
  85. puts("boot from QSPI DEV#0\n");
  86. puts("QSPI_CSA_1 mapped to QSPI EMU\n");
  87. break;
  88. default:
  89. printf("invalid setting of SW%u\n", sw);
  90. break;
  91. }
  92. #endif
  93. puts("SERDES1 Reference : ");
  94. printf("Clock1 = 100MHz ");
  95. printf("Clock2 = 161.13MHz");
  96. #else
  97. #ifdef CONFIG_FSL_QIXIS
  98. sw = QIXIS_READ(arch);
  99. printf("Board Arch: V%d, ", sw >> 4);
  100. printf("Board version: %c, boot from ", (sw & 0xf) + 'A');
  101. sw = QIXIS_READ(brdcfg[0]);
  102. sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
  103. if (sw < 0x8)
  104. printf("vBank: %d\n", sw);
  105. else if (sw == 0x9)
  106. puts("NAND\n");
  107. else
  108. printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
  109. printf("FPGA: v%d.%d\n", QIXIS_READ(scver), QIXIS_READ(tagdata));
  110. #endif
  111. puts("SERDES1 Reference : ");
  112. printf("Clock1 = 156.25MHz ");
  113. printf("Clock2 = 156.25MHz");
  114. #endif
  115. puts("\nSERDES2 Reference : ");
  116. printf("Clock1 = 100MHz ");
  117. printf("Clock2 = 100MHz\n");
  118. return 0;
  119. }
  120. unsigned long get_board_sys_clk(void)
  121. {
  122. #ifdef CONFIG_FSL_QIXIS
  123. u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
  124. switch (sysclk_conf & 0x0F) {
  125. case QIXIS_SYSCLK_83:
  126. return 83333333;
  127. case QIXIS_SYSCLK_100:
  128. return 100000000;
  129. case QIXIS_SYSCLK_125:
  130. return 125000000;
  131. case QIXIS_SYSCLK_133:
  132. return 133333333;
  133. case QIXIS_SYSCLK_150:
  134. return 150000000;
  135. case QIXIS_SYSCLK_160:
  136. return 160000000;
  137. case QIXIS_SYSCLK_166:
  138. return 166666666;
  139. }
  140. #endif
  141. return 100000000;
  142. }
  143. int select_i2c_ch_pca9547(u8 ch)
  144. {
  145. int ret;
  146. ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
  147. if (ret) {
  148. puts("PCA: failed to select proper channel\n");
  149. return ret;
  150. }
  151. return 0;
  152. }
  153. int i2c_multiplexer_select_vid_channel(u8 channel)
  154. {
  155. return select_i2c_ch_pca9547(channel);
  156. }
  157. int config_board_mux(int ctrl_type)
  158. {
  159. #ifdef CONFIG_FSL_QIXIS
  160. u8 reg5;
  161. reg5 = QIXIS_READ(brdcfg[5]);
  162. switch (ctrl_type) {
  163. case MUX_TYPE_SDHC:
  164. reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_SDHC);
  165. break;
  166. case MUX_TYPE_DSPI:
  167. reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_DSPI);
  168. break;
  169. default:
  170. printf("Wrong mux interface type\n");
  171. return -1;
  172. }
  173. QIXIS_WRITE(brdcfg[5], reg5);
  174. #endif
  175. return 0;
  176. }
  177. int board_init(void)
  178. {
  179. #ifdef CONFIG_FSL_MC_ENET
  180. u32 __iomem *irq_ccsr = (u32 __iomem *)ISC_BASE;
  181. #endif
  182. init_final_memctl_regs();
  183. #ifdef CONFIG_ENV_IS_NOWHERE
  184. gd->env_addr = (ulong)&default_environment[0];
  185. #endif
  186. select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
  187. #ifdef CONFIG_FSL_QIXIS
  188. QIXIS_WRITE(rst_ctl, QIXIS_RST_CTL_RESET_EN);
  189. #endif
  190. #ifdef CONFIG_FSL_CAAM
  191. sec_init();
  192. #endif
  193. #ifdef CONFIG_FSL_LS_PPA
  194. ppa_init();
  195. #endif
  196. #ifdef CONFIG_FSL_MC_ENET
  197. /* invert AQR405 IRQ pins polarity */
  198. out_le32(irq_ccsr + IRQCR_OFFSET / 4, AQR405_IRQ_MASK);
  199. #endif
  200. #ifdef CONFIG_FSL_CAAM
  201. sec_init();
  202. #endif
  203. return 0;
  204. }
  205. int board_early_init_f(void)
  206. {
  207. #ifdef CONFIG_SYS_I2C_EARLY_INIT
  208. i2c_early_init_f();
  209. #endif
  210. fsl_lsch3_early_init_f();
  211. return 0;
  212. }
  213. int misc_init_r(void)
  214. {
  215. char *env_hwconfig;
  216. u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
  217. u32 val;
  218. val = in_le32(dcfg_ccsr + DCFG_RCWSR13 / 4);
  219. env_hwconfig = env_get("hwconfig");
  220. if (hwconfig_f("dspi", env_hwconfig) &&
  221. DCFG_RCWSR13_DSPI == (val & (u32)(0xf << 8)))
  222. config_board_mux(MUX_TYPE_DSPI);
  223. else
  224. config_board_mux(MUX_TYPE_SDHC);
  225. /*
  226. * LS2081ARDB RevF board has smart voltage translator
  227. * which needs to be programmed to enable high speed SD interface
  228. * by setting GPIO4_10 output to zero
  229. */
  230. #ifdef CONFIG_TARGET_LS2081ARDB
  231. out_le32(GPIO4_GPDIR_ADDR, (1 << 21 |
  232. in_le32(GPIO4_GPDIR_ADDR)));
  233. out_le32(GPIO4_GPDAT_ADDR, (~(1 << 21) &
  234. in_le32(GPIO4_GPDAT_ADDR)));
  235. #endif
  236. if (hwconfig("sdhc"))
  237. config_board_mux(MUX_TYPE_SDHC);
  238. if (adjust_vdd(0))
  239. printf("Warning: Adjusting core voltage failed.\n");
  240. return 0;
  241. }
  242. void detail_board_ddr_info(void)
  243. {
  244. puts("\nDDR ");
  245. print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, "");
  246. print_ddr_info(0);
  247. #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
  248. if (soc_has_dp_ddr() && gd->bd->bi_dram[2].size) {
  249. puts("\nDP-DDR ");
  250. print_size(gd->bd->bi_dram[2].size, "");
  251. print_ddr_info(CONFIG_DP_DDR_CTRL);
  252. }
  253. #endif
  254. }
  255. #if defined(CONFIG_ARCH_MISC_INIT)
  256. int arch_misc_init(void)
  257. {
  258. return 0;
  259. }
  260. #endif
  261. #ifdef CONFIG_FSL_MC_ENET
  262. void fdt_fixup_board_enet(void *fdt)
  263. {
  264. int offset;
  265. offset = fdt_path_offset(fdt, "/soc/fsl-mc");
  266. if (offset < 0)
  267. offset = fdt_path_offset(fdt, "/fsl-mc");
  268. if (offset < 0) {
  269. printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n",
  270. __func__, offset);
  271. return;
  272. }
  273. if (get_mc_boot_status() == 0)
  274. fdt_status_okay(fdt, offset);
  275. else
  276. fdt_status_fail(fdt, offset);
  277. }
  278. void board_quiesce_devices(void)
  279. {
  280. fsl_mc_ldpaa_exit(gd->bd);
  281. }
  282. #endif
  283. #ifdef CONFIG_OF_BOARD_SETUP
  284. void fsl_fdt_fixup_flash(void *fdt)
  285. {
  286. int offset;
  287. /*
  288. * IFC and QSPI are muxed on board.
  289. * So disable IFC node in dts if QSPI is enabled or
  290. * disable QSPI node in dts in case QSPI is not enabled.
  291. */
  292. #ifdef CONFIG_FSL_QSPI
  293. offset = fdt_path_offset(fdt, "/soc/ifc");
  294. if (offset < 0)
  295. offset = fdt_path_offset(fdt, "/ifc");
  296. #else
  297. offset = fdt_path_offset(fdt, "/soc/quadspi");
  298. if (offset < 0)
  299. offset = fdt_path_offset(fdt, "/quadspi");
  300. #endif
  301. if (offset < 0)
  302. return;
  303. fdt_status_disabled(fdt, offset);
  304. }
  305. int ft_board_setup(void *blob, bd_t *bd)
  306. {
  307. u64 base[CONFIG_NR_DRAM_BANKS];
  308. u64 size[CONFIG_NR_DRAM_BANKS];
  309. ft_cpu_setup(blob, bd);
  310. /* fixup DT for the two GPP DDR banks */
  311. base[0] = gd->bd->bi_dram[0].start;
  312. size[0] = gd->bd->bi_dram[0].size;
  313. base[1] = gd->bd->bi_dram[1].start;
  314. size[1] = gd->bd->bi_dram[1].size;
  315. #ifdef CONFIG_RESV_RAM
  316. /* reduce size if reserved memory is within this bank */
  317. if (gd->arch.resv_ram >= base[0] &&
  318. gd->arch.resv_ram < base[0] + size[0])
  319. size[0] = gd->arch.resv_ram - base[0];
  320. else if (gd->arch.resv_ram >= base[1] &&
  321. gd->arch.resv_ram < base[1] + size[1])
  322. size[1] = gd->arch.resv_ram - base[1];
  323. #endif
  324. fdt_fixup_memory_banks(blob, base, size, 2);
  325. fsl_fdt_fixup_dr_usb(blob, bd);
  326. fsl_fdt_fixup_flash(blob);
  327. #ifdef CONFIG_FSL_MC_ENET
  328. fdt_fixup_board_enet(blob);
  329. #endif
  330. return 0;
  331. }
  332. #endif
  333. void qixis_dump_switch(void)
  334. {
  335. #ifdef CONFIG_FSL_QIXIS
  336. int i, nr_of_cfgsw;
  337. QIXIS_WRITE(cms[0], 0x00);
  338. nr_of_cfgsw = QIXIS_READ(cms[1]);
  339. puts("DIP switch settings dump:\n");
  340. for (i = 1; i <= nr_of_cfgsw; i++) {
  341. QIXIS_WRITE(cms[0], i);
  342. printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
  343. }
  344. #endif
  345. }
  346. /*
  347. * Board rev C and earlier has duplicated I2C addresses for 2nd controller.
  348. * Both slots has 0x54, resulting 2nd slot unusable.
  349. */
  350. void update_spd_address(unsigned int ctrl_num,
  351. unsigned int slot,
  352. unsigned int *addr)
  353. {
  354. #ifndef CONFIG_TARGET_LS2081ARDB
  355. #ifdef CONFIG_FSL_QIXIS
  356. u8 sw;
  357. sw = QIXIS_READ(arch);
  358. if ((sw & 0xf) < 0x3) {
  359. if (ctrl_num == 1 && slot == 0)
  360. *addr = SPD_EEPROM_ADDRESS4;
  361. else if (ctrl_num == 1 && slot == 1)
  362. *addr = SPD_EEPROM_ADDRESS3;
  363. }
  364. #endif
  365. #endif
  366. }