clock.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291
  1. /*
  2. * (C) Copyright 2015
  3. * Kamil Lulko, <kamil.lulko@gmail.com>
  4. *
  5. * (C) Copyright 2014
  6. * STMicroelectronics
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <asm/io.h>
  12. #include <asm/arch/stm32.h>
  13. #include <asm/arch/stm32_periph.h>
  14. #define RCC_CR_HSION (1 << 0)
  15. #define RCC_CR_HSEON (1 << 16)
  16. #define RCC_CR_HSERDY (1 << 17)
  17. #define RCC_CR_HSEBYP (1 << 18)
  18. #define RCC_CR_CSSON (1 << 19)
  19. #define RCC_CR_PLLON (1 << 24)
  20. #define RCC_CR_PLLRDY (1 << 25)
  21. #define RCC_PLLCFGR_PLLM_MASK 0x3F
  22. #define RCC_PLLCFGR_PLLN_MASK 0x7FC0
  23. #define RCC_PLLCFGR_PLLP_MASK 0x30000
  24. #define RCC_PLLCFGR_PLLQ_MASK 0xF000000
  25. #define RCC_PLLCFGR_PLLSRC (1 << 22)
  26. #define RCC_PLLCFGR_PLLN_SHIFT 6
  27. #define RCC_PLLCFGR_PLLP_SHIFT 16
  28. #define RCC_PLLCFGR_PLLQ_SHIFT 24
  29. #define RCC_CFGR_AHB_PSC_MASK 0xF0
  30. #define RCC_CFGR_APB1_PSC_MASK 0x1C00
  31. #define RCC_CFGR_APB2_PSC_MASK 0xE000
  32. #define RCC_CFGR_SW0 (1 << 0)
  33. #define RCC_CFGR_SW1 (1 << 1)
  34. #define RCC_CFGR_SW_MASK 0x3
  35. #define RCC_CFGR_SW_HSI 0
  36. #define RCC_CFGR_SW_HSE RCC_CFGR_SW0
  37. #define RCC_CFGR_SW_PLL RCC_CFGR_SW1
  38. #define RCC_CFGR_SWS0 (1 << 2)
  39. #define RCC_CFGR_SWS1 (1 << 3)
  40. #define RCC_CFGR_SWS_MASK 0xC
  41. #define RCC_CFGR_SWS_HSI 0
  42. #define RCC_CFGR_SWS_HSE RCC_CFGR_SWS0
  43. #define RCC_CFGR_SWS_PLL RCC_CFGR_SWS1
  44. #define RCC_CFGR_HPRE_SHIFT 4
  45. #define RCC_CFGR_PPRE1_SHIFT 10
  46. #define RCC_CFGR_PPRE2_SHIFT 13
  47. #define RCC_APB1ENR_PWREN (1 << 28)
  48. /*
  49. * RCC USART specific definitions
  50. */
  51. #define RCC_ENR_USART1EN (1 << 4)
  52. #define RCC_ENR_USART2EN (1 << 17)
  53. #define RCC_ENR_USART3EN (1 << 18)
  54. #define RCC_ENR_USART6EN (1 << 5)
  55. #define PWR_CR_VOS0 (1 << 14)
  56. #define PWR_CR_VOS1 (1 << 15)
  57. #define PWR_CR_VOS_MASK 0xC000
  58. #define PWR_CR_VOS_SCALE_MODE_1 (PWR_CR_VOS0 | PWR_CR_VOS1)
  59. #define PWR_CR_VOS_SCALE_MODE_2 (PWR_CR_VOS1)
  60. #define PWR_CR_VOS_SCALE_MODE_3 (PWR_CR_VOS0)
  61. #define FLASH_ACR_WS(n) n
  62. #define FLASH_ACR_PRFTEN (1 << 8)
  63. #define FLASH_ACR_ICEN (1 << 9)
  64. #define FLASH_ACR_DCEN (1 << 10)
  65. /*
  66. * RCC GPIO specific definitions
  67. */
  68. #define RCC_ENR_GPIO_A_EN (1 << 0)
  69. #define RCC_ENR_GPIO_B_EN (1 << 1)
  70. #define RCC_ENR_GPIO_C_EN (1 << 2)
  71. #define RCC_ENR_GPIO_D_EN (1 << 3)
  72. #define RCC_ENR_GPIO_E_EN (1 << 4)
  73. #define RCC_ENR_GPIO_F_EN (1 << 5)
  74. #define RCC_ENR_GPIO_G_EN (1 << 6)
  75. #define RCC_ENR_GPIO_H_EN (1 << 7)
  76. #define RCC_ENR_GPIO_I_EN (1 << 8)
  77. #define RCC_ENR_GPIO_J_EN (1 << 9)
  78. #define RCC_ENR_GPIO_K_EN (1 << 10)
  79. struct pll_psc {
  80. u8 pll_m;
  81. u16 pll_n;
  82. u8 pll_p;
  83. u8 pll_q;
  84. u8 ahb_psc;
  85. u8 apb1_psc;
  86. u8 apb2_psc;
  87. };
  88. #define AHB_PSC_1 0
  89. #define AHB_PSC_2 0x8
  90. #define AHB_PSC_4 0x9
  91. #define AHB_PSC_8 0xA
  92. #define AHB_PSC_16 0xB
  93. #define AHB_PSC_64 0xC
  94. #define AHB_PSC_128 0xD
  95. #define AHB_PSC_256 0xE
  96. #define AHB_PSC_512 0xF
  97. #define APB_PSC_1 0
  98. #define APB_PSC_2 0x4
  99. #define APB_PSC_4 0x5
  100. #define APB_PSC_8 0x6
  101. #define APB_PSC_16 0x7
  102. #if !defined(CONFIG_STM32_HSE_HZ)
  103. #error "CONFIG_STM32_HSE_HZ not defined!"
  104. #else
  105. #if (CONFIG_STM32_HSE_HZ == 8000000)
  106. #if (CONFIG_SYS_CLK_FREQ == 180000000)
  107. /* 180 MHz */
  108. struct pll_psc sys_pll_psc = {
  109. .pll_m = 8,
  110. .pll_n = 360,
  111. .pll_p = 2,
  112. .pll_q = 8,
  113. .ahb_psc = AHB_PSC_1,
  114. .apb1_psc = APB_PSC_4,
  115. .apb2_psc = APB_PSC_2
  116. };
  117. #else
  118. /* default 168 MHz */
  119. struct pll_psc sys_pll_psc = {
  120. .pll_m = 8,
  121. .pll_n = 336,
  122. .pll_p = 2,
  123. .pll_q = 7,
  124. .ahb_psc = AHB_PSC_1,
  125. .apb1_psc = APB_PSC_4,
  126. .apb2_psc = APB_PSC_2
  127. };
  128. #endif
  129. #else
  130. #error "No PLL/Prescaler configuration for given CONFIG_STM32_HSE_HZ exists"
  131. #endif
  132. #endif
  133. int configure_clocks(void)
  134. {
  135. /* Reset RCC configuration */
  136. setbits_le32(&STM32_RCC->cr, RCC_CR_HSION);
  137. writel(0, &STM32_RCC->cfgr); /* Reset CFGR */
  138. clrbits_le32(&STM32_RCC->cr, (RCC_CR_HSEON | RCC_CR_CSSON
  139. | RCC_CR_PLLON));
  140. writel(0x24003010, &STM32_RCC->pllcfgr); /* Reset value from RM */
  141. clrbits_le32(&STM32_RCC->cr, RCC_CR_HSEBYP);
  142. writel(0, &STM32_RCC->cir); /* Disable all interrupts */
  143. /* Configure for HSE+PLL operation */
  144. setbits_le32(&STM32_RCC->cr, RCC_CR_HSEON);
  145. while (!(readl(&STM32_RCC->cr) & RCC_CR_HSERDY))
  146. ;
  147. /* Enable high performance mode, System frequency up to 180 MHz */
  148. setbits_le32(&STM32_RCC->apb1enr, RCC_APB1ENR_PWREN);
  149. writel(PWR_CR_VOS_SCALE_MODE_1, &STM32_PWR->cr);
  150. setbits_le32(&STM32_RCC->cfgr, ((
  151. sys_pll_psc.ahb_psc << RCC_CFGR_HPRE_SHIFT)
  152. | (sys_pll_psc.apb1_psc << RCC_CFGR_PPRE1_SHIFT)
  153. | (sys_pll_psc.apb2_psc << RCC_CFGR_PPRE2_SHIFT)));
  154. writel(sys_pll_psc.pll_m
  155. | (sys_pll_psc.pll_n << RCC_PLLCFGR_PLLN_SHIFT)
  156. | (((sys_pll_psc.pll_p >> 1) - 1) << RCC_PLLCFGR_PLLP_SHIFT)
  157. | (sys_pll_psc.pll_q << RCC_PLLCFGR_PLLQ_SHIFT),
  158. &STM32_RCC->pllcfgr);
  159. setbits_le32(&STM32_RCC->pllcfgr, RCC_PLLCFGR_PLLSRC);
  160. setbits_le32(&STM32_RCC->cr, RCC_CR_PLLON);
  161. while (!(readl(&STM32_RCC->cr) & RCC_CR_PLLRDY))
  162. ;
  163. /* 5 wait states, Prefetch enabled, D-Cache enabled, I-Cache enabled */
  164. writel(FLASH_ACR_WS(5) | FLASH_ACR_PRFTEN | FLASH_ACR_ICEN
  165. | FLASH_ACR_DCEN, &STM32_FLASH->acr);
  166. clrbits_le32(&STM32_RCC->cfgr, (RCC_CFGR_SW0 | RCC_CFGR_SW1));
  167. setbits_le32(&STM32_RCC->cfgr, RCC_CFGR_SW_PLL);
  168. while ((readl(&STM32_RCC->cfgr) & RCC_CFGR_SWS_MASK) !=
  169. RCC_CFGR_SWS_PLL)
  170. ;
  171. return 0;
  172. }
  173. unsigned long clock_get(enum clock clck)
  174. {
  175. u32 sysclk = 0;
  176. u32 shift = 0;
  177. /* Prescaler table lookups for clock computation */
  178. u8 ahb_psc_table[16] = {
  179. 0, 0, 0, 0, 0, 0, 0, 0, 1, 2, 3, 4, 6, 7, 8, 9
  180. };
  181. u8 apb_psc_table[8] = {
  182. 0, 0, 0, 0, 1, 2, 3, 4
  183. };
  184. if ((readl(&STM32_RCC->cfgr) & RCC_CFGR_SWS_MASK) ==
  185. RCC_CFGR_SWS_PLL) {
  186. u16 pllm, plln, pllp;
  187. pllm = (readl(&STM32_RCC->pllcfgr) & RCC_PLLCFGR_PLLM_MASK);
  188. plln = ((readl(&STM32_RCC->pllcfgr) & RCC_PLLCFGR_PLLN_MASK)
  189. >> RCC_PLLCFGR_PLLN_SHIFT);
  190. pllp = ((((readl(&STM32_RCC->pllcfgr) & RCC_PLLCFGR_PLLP_MASK)
  191. >> RCC_PLLCFGR_PLLP_SHIFT) + 1) << 1);
  192. sysclk = ((CONFIG_STM32_HSE_HZ / pllm) * plln) / pllp;
  193. }
  194. switch (clck) {
  195. case CLOCK_CORE:
  196. return sysclk;
  197. break;
  198. case CLOCK_AHB:
  199. shift = ahb_psc_table[(
  200. (readl(&STM32_RCC->cfgr) & RCC_CFGR_AHB_PSC_MASK)
  201. >> RCC_CFGR_HPRE_SHIFT)];
  202. return sysclk >>= shift;
  203. break;
  204. case CLOCK_APB1:
  205. shift = apb_psc_table[(
  206. (readl(&STM32_RCC->cfgr) & RCC_CFGR_APB1_PSC_MASK)
  207. >> RCC_CFGR_PPRE1_SHIFT)];
  208. return sysclk >>= shift;
  209. break;
  210. case CLOCK_APB2:
  211. shift = apb_psc_table[(
  212. (readl(&STM32_RCC->cfgr) & RCC_CFGR_APB2_PSC_MASK)
  213. >> RCC_CFGR_PPRE2_SHIFT)];
  214. return sysclk >>= shift;
  215. break;
  216. default:
  217. return 0;
  218. break;
  219. }
  220. }
  221. void clock_setup(int peripheral)
  222. {
  223. switch (peripheral) {
  224. case USART1_CLOCK_CFG:
  225. setbits_le32(&STM32_RCC->apb2enr, RCC_ENR_USART1EN);
  226. break;
  227. case GPIO_A_CLOCK_CFG:
  228. setbits_le32(&STM32_RCC->ahb1enr, RCC_ENR_GPIO_A_EN);
  229. break;
  230. case GPIO_B_CLOCK_CFG:
  231. setbits_le32(&STM32_RCC->ahb1enr, RCC_ENR_GPIO_B_EN);
  232. break;
  233. case GPIO_C_CLOCK_CFG:
  234. setbits_le32(&STM32_RCC->ahb1enr, RCC_ENR_GPIO_C_EN);
  235. break;
  236. case GPIO_D_CLOCK_CFG:
  237. setbits_le32(&STM32_RCC->ahb1enr, RCC_ENR_GPIO_D_EN);
  238. break;
  239. case GPIO_E_CLOCK_CFG:
  240. setbits_le32(&STM32_RCC->ahb1enr, RCC_ENR_GPIO_E_EN);
  241. break;
  242. case GPIO_F_CLOCK_CFG:
  243. setbits_le32(&STM32_RCC->ahb1enr, RCC_ENR_GPIO_F_EN);
  244. break;
  245. case GPIO_G_CLOCK_CFG:
  246. setbits_le32(&STM32_RCC->ahb1enr, RCC_ENR_GPIO_G_EN);
  247. break;
  248. case GPIO_H_CLOCK_CFG:
  249. setbits_le32(&STM32_RCC->ahb1enr, RCC_ENR_GPIO_H_EN);
  250. break;
  251. case GPIO_I_CLOCK_CFG:
  252. setbits_le32(&STM32_RCC->ahb1enr, RCC_ENR_GPIO_I_EN);
  253. break;
  254. case GPIO_J_CLOCK_CFG:
  255. setbits_le32(&STM32_RCC->ahb1enr, RCC_ENR_GPIO_J_EN);
  256. break;
  257. case GPIO_K_CLOCK_CFG:
  258. setbits_le32(&STM32_RCC->ahb1enr, RCC_ENR_GPIO_K_EN);
  259. break;
  260. default:
  261. break;
  262. }
  263. }