mmu-arm64_s10.c 1.6 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2016-2018 Intel Corporation <www.intel.com>
  4. *
  5. */
  6. #include <common.h>
  7. #include <asm/armv8/mmu.h>
  8. DECLARE_GLOBAL_DATA_PTR;
  9. static struct mm_region socfpga_stratix10_mem_map[] = {
  10. {
  11. /* MEM 2GB*/
  12. .virt = 0x0UL,
  13. .phys = 0x0UL,
  14. .size = 0x80000000UL,
  15. .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  16. PTE_BLOCK_INNER_SHARE,
  17. }, {
  18. /* FPGA 1.5GB */
  19. .virt = 0x80000000UL,
  20. .phys = 0x80000000UL,
  21. .size = 0x60000000UL,
  22. .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  23. PTE_BLOCK_NON_SHARE |
  24. PTE_BLOCK_PXN | PTE_BLOCK_UXN,
  25. }, {
  26. /* DEVICE 142MB */
  27. .virt = 0xF7000000UL,
  28. .phys = 0xF7000000UL,
  29. .size = 0x08E00000UL,
  30. .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  31. PTE_BLOCK_NON_SHARE |
  32. PTE_BLOCK_PXN | PTE_BLOCK_UXN,
  33. }, {
  34. /* OCRAM 1MB but available 256KB */
  35. .virt = 0xFFE00000UL,
  36. .phys = 0xFFE00000UL,
  37. .size = 0x00100000UL,
  38. .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  39. PTE_BLOCK_INNER_SHARE,
  40. }, {
  41. /* DEVICE 32KB */
  42. .virt = 0xFFFC0000UL,
  43. .phys = 0xFFFC0000UL,
  44. .size = 0x00008000UL,
  45. .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  46. PTE_BLOCK_NON_SHARE |
  47. PTE_BLOCK_PXN | PTE_BLOCK_UXN,
  48. }, {
  49. /* MEM 124GB */
  50. .virt = 0x0100000000UL,
  51. .phys = 0x0100000000UL,
  52. .size = 0x1F00000000UL,
  53. .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  54. PTE_BLOCK_INNER_SHARE,
  55. }, {
  56. /* DEVICE 4GB */
  57. .virt = 0x2000000000UL,
  58. .phys = 0x2000000000UL,
  59. .size = 0x0100000000UL,
  60. .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  61. PTE_BLOCK_NON_SHARE |
  62. PTE_BLOCK_PXN | PTE_BLOCK_UXN,
  63. }, {
  64. /* List terminator */
  65. },
  66. };
  67. struct mm_region *mem_map = socfpga_stratix10_mem_map;