sama5d2_smc.h 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (C) 2017 Microchip Corporation.
  4. *
  5. * Static Memory Controllers (SMC) - System peripherals registers.
  6. * Based on SAMA5D2 datasheet.
  7. */
  8. #ifndef SAMA5D2_SMC_H
  9. #define SAMA5D2_SMC_H
  10. #ifdef __ASSEMBLY__
  11. #define AT91_ASM_SMC_SETUP0 (ATMEL_BASE_SMC + 0x700)
  12. #define AT91_ASM_SMC_PULSE0 (ATMEL_BASE_SMC + 0x704)
  13. #define AT91_ASM_SMC_CYCLE0 (ATMEL_BASE_SMC + 0x708)
  14. #define AT91_ASM_SMC_TIMINGS0 (ATMEL_BASE_SMC + 0x70c)
  15. #define AT91_ASM_SMC_MODE0 (ATMEL_BASE_SMC + 0x710)
  16. #else
  17. struct at91_cs {
  18. u32 setup; /* 0x600 SMC Setup Register */
  19. u32 pulse; /* 0x604 SMC Pulse Register */
  20. u32 cycle; /* 0x608 SMC Cycle Register */
  21. u32 timings; /* 0x60C SMC Cycle Register */
  22. u32 mode; /* 0x610 SMC Mode Register */
  23. };
  24. struct at91_smc {
  25. struct at91_cs cs[4];
  26. };
  27. #endif /* __ASSEMBLY__ */
  28. #define AT91_SMC_SETUP_NWE(x) (x & 0x3f)
  29. #define AT91_SMC_SETUP_NCS_WR(x) ((x & 0x3f) << 8)
  30. #define AT91_SMC_SETUP_NRD(x) ((x & 0x3f) << 16)
  31. #define AT91_SMC_SETUP_NCS_RD(x) ((x & 0x3f) << 24)
  32. #define AT91_SMC_PULSE_NWE(x) (x & 0x7f)
  33. #define AT91_SMC_PULSE_NCS_WR(x) ((x & 0x7f) << 8)
  34. #define AT91_SMC_PULSE_NRD(x) ((x & 0x7f) << 16)
  35. #define AT91_SMC_PULSE_NCS_RD(x) ((x & 0x7f) << 24)
  36. #define AT91_SMC_CYCLE_NWE(x) (x & 0x1ff)
  37. #define AT91_SMC_CYCLE_NRD(x) ((x & 0x1ff) << 16)
  38. #define AT91_SMC_TIMINGS_TCLR(x) (x & 0xf)
  39. #define AT91_SMC_TIMINGS_TADL(x) ((x & 0xf) << 4)
  40. #define AT91_SMC_TIMINGS_TAR(x) ((x & 0xf) << 8)
  41. #define AT91_SMC_TIMINGS_OCMS(x) ((x & 0x1) << 12)
  42. #define AT91_SMC_TIMINGS_TRR(x) ((x & 0xf) << 16)
  43. #define AT91_SMC_TIMINGS_TWB(x) ((x & 0xf) << 24)
  44. #define AT91_SMC_TIMINGS_RBNSEL(x) ((x & 0xf) << 28)
  45. #define AT91_SMC_TIMINGS_NFSEL(x) ((x & 0x1) << 31)
  46. #define AT91_SMC_MODE_RM_NCS 0x00000000
  47. #define AT91_SMC_MODE_RM_NRD 0x00000001
  48. #define AT91_SMC_MODE_WM_NCS 0x00000000
  49. #define AT91_SMC_MODE_WM_NWE 0x00000002
  50. #define AT91_SMC_MODE_EXNW_DISABLE 0x00000000
  51. #define AT91_SMC_MODE_EXNW_FROZEN 0x00000020
  52. #define AT91_SMC_MODE_EXNW_READY 0x00000030
  53. #define AT91_SMC_MODE_BAT 0x00000100
  54. #define AT91_SMC_MODE_DBW_8 0x00000000
  55. #define AT91_SMC_MODE_DBW_16 0x00001000
  56. #define AT91_SMC_MODE_DBW_32 0x00002000
  57. #define AT91_SMC_MODE_TDF_CYCLE(x) ((x & 0xf) << 16)
  58. #define AT91_SMC_MODE_TDF 0x00100000
  59. #define AT91_SMC_MODE_PMEN 0x01000000
  60. #define AT91_SMC_MODE_PS_4 0x00000000
  61. #define AT91_SMC_MODE_PS_8 0x10000000
  62. #define AT91_SMC_MODE_PS_16 0x20000000
  63. #define AT91_SMC_MODE_PS_32 0x30000000
  64. #endif