nand.h 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223
  1. /*
  2. * linux/include/linux/mtd/nand.h
  3. *
  4. * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
  5. * Steven J. Hill <sjhill@realitydiluted.com>
  6. * Thomas Gleixner <tglx@linutronix.de>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. *
  10. * Info:
  11. * Contains standard defines and IDs for NAND flash devices
  12. *
  13. * Changelog:
  14. * See git changelog.
  15. */
  16. #ifndef __LINUX_MTD_NAND_H
  17. #define __LINUX_MTD_NAND_H
  18. #include <config.h>
  19. #include <linux/compat.h>
  20. #include <linux/mtd/mtd.h>
  21. #include <linux/mtd/flashchip.h>
  22. #include <linux/mtd/bbm.h>
  23. struct mtd_info;
  24. struct nand_flash_dev;
  25. struct device_node;
  26. /* Scan and identify a NAND device */
  27. int nand_scan(struct mtd_info *mtd, int max_chips);
  28. /*
  29. * Separate phases of nand_scan(), allowing board driver to intervene
  30. * and override command or ECC setup according to flash type.
  31. */
  32. int nand_scan_ident(struct mtd_info *mtd, int max_chips,
  33. struct nand_flash_dev *table);
  34. int nand_scan_tail(struct mtd_info *mtd);
  35. /* Free resources held by the NAND device */
  36. void nand_release(struct mtd_info *mtd);
  37. /* Internal helper for board drivers which need to override command function */
  38. void nand_wait_ready(struct mtd_info *mtd);
  39. /*
  40. * This constant declares the max. oobsize / page, which
  41. * is supported now. If you add a chip with bigger oobsize/page
  42. * adjust this accordingly.
  43. */
  44. #define NAND_MAX_OOBSIZE 1664
  45. #define NAND_MAX_PAGESIZE 16384
  46. /*
  47. * Constants for hardware specific CLE/ALE/NCE function
  48. *
  49. * These are bits which can be or'ed to set/clear multiple
  50. * bits in one go.
  51. */
  52. /* Select the chip by setting nCE to low */
  53. #define NAND_NCE 0x01
  54. /* Select the command latch by setting CLE to high */
  55. #define NAND_CLE 0x02
  56. /* Select the address latch by setting ALE to high */
  57. #define NAND_ALE 0x04
  58. #define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
  59. #define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
  60. #define NAND_CTRL_CHANGE 0x80
  61. /*
  62. * Standard NAND flash commands
  63. */
  64. #define NAND_CMD_READ0 0
  65. #define NAND_CMD_READ1 1
  66. #define NAND_CMD_RNDOUT 5
  67. #define NAND_CMD_PAGEPROG 0x10
  68. #define NAND_CMD_READOOB 0x50
  69. #define NAND_CMD_ERASE1 0x60
  70. #define NAND_CMD_STATUS 0x70
  71. #define NAND_CMD_SEQIN 0x80
  72. #define NAND_CMD_RNDIN 0x85
  73. #define NAND_CMD_READID 0x90
  74. #define NAND_CMD_ERASE2 0xd0
  75. #define NAND_CMD_PARAM 0xec
  76. #define NAND_CMD_GET_FEATURES 0xee
  77. #define NAND_CMD_SET_FEATURES 0xef
  78. #define NAND_CMD_RESET 0xff
  79. #define NAND_CMD_LOCK 0x2a
  80. #define NAND_CMD_UNLOCK1 0x23
  81. #define NAND_CMD_UNLOCK2 0x24
  82. /* Extended commands for large page devices */
  83. #define NAND_CMD_READSTART 0x30
  84. #define NAND_CMD_RNDOUTSTART 0xE0
  85. #define NAND_CMD_CACHEDPROG 0x15
  86. /* Extended commands for AG-AND device */
  87. /*
  88. * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
  89. * there is no way to distinguish that from NAND_CMD_READ0
  90. * until the remaining sequence of commands has been completed
  91. * so add a high order bit and mask it off in the command.
  92. */
  93. #define NAND_CMD_DEPLETE1 0x100
  94. #define NAND_CMD_DEPLETE2 0x38
  95. #define NAND_CMD_STATUS_MULTI 0x71
  96. #define NAND_CMD_STATUS_ERROR 0x72
  97. /* multi-bank error status (banks 0-3) */
  98. #define NAND_CMD_STATUS_ERROR0 0x73
  99. #define NAND_CMD_STATUS_ERROR1 0x74
  100. #define NAND_CMD_STATUS_ERROR2 0x75
  101. #define NAND_CMD_STATUS_ERROR3 0x76
  102. #define NAND_CMD_STATUS_RESET 0x7f
  103. #define NAND_CMD_STATUS_CLEAR 0xff
  104. #define NAND_CMD_NONE -1
  105. /* Status bits */
  106. #define NAND_STATUS_FAIL 0x01
  107. #define NAND_STATUS_FAIL_N1 0x02
  108. #define NAND_STATUS_TRUE_READY 0x20
  109. #define NAND_STATUS_READY 0x40
  110. #define NAND_STATUS_WP 0x80
  111. /*
  112. * Constants for ECC_MODES
  113. */
  114. typedef enum {
  115. NAND_ECC_NONE,
  116. NAND_ECC_SOFT,
  117. NAND_ECC_HW,
  118. NAND_ECC_HW_SYNDROME,
  119. NAND_ECC_HW_OOB_FIRST,
  120. NAND_ECC_SOFT_BCH,
  121. } nand_ecc_modes_t;
  122. /*
  123. * Constants for Hardware ECC
  124. */
  125. /* Reset Hardware ECC for read */
  126. #define NAND_ECC_READ 0
  127. /* Reset Hardware ECC for write */
  128. #define NAND_ECC_WRITE 1
  129. /* Enable Hardware ECC before syndrome is read back from flash */
  130. #define NAND_ECC_READSYN 2
  131. /*
  132. * Enable generic NAND 'page erased' check. This check is only done when
  133. * ecc.correct() returns -EBADMSG.
  134. * Set this flag if your implementation does not fix bitflips in erased
  135. * pages and you want to rely on the default implementation.
  136. */
  137. #define NAND_ECC_GENERIC_ERASED_CHECK BIT(0)
  138. #define NAND_ECC_MAXIMIZE BIT(1)
  139. /*
  140. * If your controller already sends the required NAND commands when
  141. * reading or writing a page, then the framework is not supposed to
  142. * send READ0 and SEQIN/PAGEPROG respectively.
  143. */
  144. #define NAND_ECC_CUSTOM_PAGE_ACCESS BIT(2)
  145. /* Bit mask for flags passed to do_nand_read_ecc */
  146. #define NAND_GET_DEVICE 0x80
  147. /*
  148. * Option constants for bizarre disfunctionality and real
  149. * features.
  150. */
  151. /* Buswidth is 16 bit */
  152. #define NAND_BUSWIDTH_16 0x00000002
  153. /* Device supports partial programming without padding */
  154. #define NAND_NO_PADDING 0x00000004
  155. /* Chip has cache program function */
  156. #define NAND_CACHEPRG 0x00000008
  157. /* Chip has copy back function */
  158. #define NAND_COPYBACK 0x00000010
  159. /*
  160. * Chip requires ready check on read (for auto-incremented sequential read).
  161. * True only for small page devices; large page devices do not support
  162. * autoincrement.
  163. */
  164. #define NAND_NEED_READRDY 0x00000100
  165. /* Chip does not allow subpage writes */
  166. #define NAND_NO_SUBPAGE_WRITE 0x00000200
  167. /* Device is one of 'new' xD cards that expose fake nand command set */
  168. #define NAND_BROKEN_XD 0x00000400
  169. /* Device behaves just like nand, but is readonly */
  170. #define NAND_ROM 0x00000800
  171. /* Device supports subpage reads */
  172. #define NAND_SUBPAGE_READ 0x00001000
  173. /*
  174. * Some MLC NANDs need data scrambling to limit bitflips caused by repeated
  175. * patterns.
  176. */
  177. #define NAND_NEED_SCRAMBLING 0x00002000
  178. /* Options valid for Samsung large page devices */
  179. #define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
  180. /* Macros to identify the above */
  181. #define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
  182. #define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
  183. #define NAND_HAS_SUBPAGE_WRITE(chip) !((chip)->options & NAND_NO_SUBPAGE_WRITE)
  184. /* Non chip related options */
  185. /* This option skips the bbt scan during initialization. */
  186. #define NAND_SKIP_BBTSCAN 0x00010000
  187. /*
  188. * This option is defined if the board driver allocates its own buffers
  189. * (e.g. because it needs them DMA-coherent).
  190. */
  191. #define NAND_OWN_BUFFERS 0x00020000
  192. /* Chip may not exist, so silence any errors in scan */
  193. #define NAND_SCAN_SILENT_NODEV 0x00040000
  194. /*
  195. * Autodetect nand buswidth with readid/onfi.
  196. * This suppose the driver will configure the hardware in 8 bits mode
  197. * when calling nand_scan_ident, and update its configuration
  198. * before calling nand_scan_tail.
  199. */
  200. #define NAND_BUSWIDTH_AUTO 0x00080000
  201. /*
  202. * This option could be defined by controller drivers to protect against
  203. * kmap'ed, vmalloc'ed highmem buffers being passed from upper layers
  204. */
  205. #define NAND_USE_BOUNCE_BUFFER 0x00100000
  206. /* Options set by nand scan */
  207. /* bbt has already been read */
  208. #define NAND_BBT_SCANNED 0x40000000
  209. /* Nand scan has allocated controller struct */
  210. #define NAND_CONTROLLER_ALLOC 0x80000000
  211. /* Cell info constants */
  212. #define NAND_CI_CHIPNR_MSK 0x03
  213. #define NAND_CI_CELLTYPE_MSK 0x0C
  214. #define NAND_CI_CELLTYPE_SHIFT 2
  215. /* Keep gcc happy */
  216. struct nand_chip;
  217. /* ONFI features */
  218. #define ONFI_FEATURE_16_BIT_BUS (1 << 0)
  219. #define ONFI_FEATURE_EXT_PARAM_PAGE (1 << 7)
  220. /* ONFI timing mode, used in both asynchronous and synchronous mode */
  221. #define ONFI_TIMING_MODE_0 (1 << 0)
  222. #define ONFI_TIMING_MODE_1 (1 << 1)
  223. #define ONFI_TIMING_MODE_2 (1 << 2)
  224. #define ONFI_TIMING_MODE_3 (1 << 3)
  225. #define ONFI_TIMING_MODE_4 (1 << 4)
  226. #define ONFI_TIMING_MODE_5 (1 << 5)
  227. #define ONFI_TIMING_MODE_UNKNOWN (1 << 6)
  228. /* ONFI feature address */
  229. #define ONFI_FEATURE_ADDR_TIMING_MODE 0x1
  230. /* Vendor-specific feature address (Micron) */
  231. #define ONFI_FEATURE_ADDR_READ_RETRY 0x89
  232. /* ONFI subfeature parameters length */
  233. #define ONFI_SUBFEATURE_PARAM_LEN 4
  234. /* ONFI optional commands SET/GET FEATURES supported? */
  235. #define ONFI_OPT_CMD_SET_GET_FEATURES (1 << 2)
  236. struct nand_onfi_params {
  237. /* rev info and features block */
  238. /* 'O' 'N' 'F' 'I' */
  239. u8 sig[4];
  240. __le16 revision;
  241. __le16 features;
  242. __le16 opt_cmd;
  243. u8 reserved0[2];
  244. __le16 ext_param_page_length; /* since ONFI 2.1 */
  245. u8 num_of_param_pages; /* since ONFI 2.1 */
  246. u8 reserved1[17];
  247. /* manufacturer information block */
  248. char manufacturer[12];
  249. char model[20];
  250. u8 jedec_id;
  251. __le16 date_code;
  252. u8 reserved2[13];
  253. /* memory organization block */
  254. __le32 byte_per_page;
  255. __le16 spare_bytes_per_page;
  256. __le32 data_bytes_per_ppage;
  257. __le16 spare_bytes_per_ppage;
  258. __le32 pages_per_block;
  259. __le32 blocks_per_lun;
  260. u8 lun_count;
  261. u8 addr_cycles;
  262. u8 bits_per_cell;
  263. __le16 bb_per_lun;
  264. __le16 block_endurance;
  265. u8 guaranteed_good_blocks;
  266. __le16 guaranteed_block_endurance;
  267. u8 programs_per_page;
  268. u8 ppage_attr;
  269. u8 ecc_bits;
  270. u8 interleaved_bits;
  271. u8 interleaved_ops;
  272. u8 reserved3[13];
  273. /* electrical parameter block */
  274. u8 io_pin_capacitance_max;
  275. __le16 async_timing_mode;
  276. __le16 program_cache_timing_mode;
  277. __le16 t_prog;
  278. __le16 t_bers;
  279. __le16 t_r;
  280. __le16 t_ccs;
  281. __le16 src_sync_timing_mode;
  282. u8 src_ssync_features;
  283. __le16 clk_pin_capacitance_typ;
  284. __le16 io_pin_capacitance_typ;
  285. __le16 input_pin_capacitance_typ;
  286. u8 input_pin_capacitance_max;
  287. u8 driver_strength_support;
  288. __le16 t_int_r;
  289. __le16 t_adl;
  290. u8 reserved4[8];
  291. /* vendor */
  292. __le16 vendor_revision;
  293. u8 vendor[88];
  294. __le16 crc;
  295. } __packed;
  296. #define ONFI_CRC_BASE 0x4F4E
  297. /* Extended ECC information Block Definition (since ONFI 2.1) */
  298. struct onfi_ext_ecc_info {
  299. u8 ecc_bits;
  300. u8 codeword_size;
  301. __le16 bb_per_lun;
  302. __le16 block_endurance;
  303. u8 reserved[2];
  304. } __packed;
  305. #define ONFI_SECTION_TYPE_0 0 /* Unused section. */
  306. #define ONFI_SECTION_TYPE_1 1 /* for additional sections. */
  307. #define ONFI_SECTION_TYPE_2 2 /* for ECC information. */
  308. struct onfi_ext_section {
  309. u8 type;
  310. u8 length;
  311. } __packed;
  312. #define ONFI_EXT_SECTION_MAX 8
  313. /* Extended Parameter Page Definition (since ONFI 2.1) */
  314. struct onfi_ext_param_page {
  315. __le16 crc;
  316. u8 sig[4]; /* 'E' 'P' 'P' 'S' */
  317. u8 reserved0[10];
  318. struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX];
  319. /*
  320. * The actual size of the Extended Parameter Page is in
  321. * @ext_param_page_length of nand_onfi_params{}.
  322. * The following are the variable length sections.
  323. * So we do not add any fields below. Please see the ONFI spec.
  324. */
  325. } __packed;
  326. struct nand_onfi_vendor_micron {
  327. u8 two_plane_read;
  328. u8 read_cache;
  329. u8 read_unique_id;
  330. u8 dq_imped;
  331. u8 dq_imped_num_settings;
  332. u8 dq_imped_feat_addr;
  333. u8 rb_pulldown_strength;
  334. u8 rb_pulldown_strength_feat_addr;
  335. u8 rb_pulldown_strength_num_settings;
  336. u8 otp_mode;
  337. u8 otp_page_start;
  338. u8 otp_data_prot_addr;
  339. u8 otp_num_pages;
  340. u8 otp_feat_addr;
  341. u8 read_retry_options;
  342. u8 reserved[72];
  343. u8 param_revision;
  344. } __packed;
  345. struct jedec_ecc_info {
  346. u8 ecc_bits;
  347. u8 codeword_size;
  348. __le16 bb_per_lun;
  349. __le16 block_endurance;
  350. u8 reserved[2];
  351. } __packed;
  352. /* JEDEC features */
  353. #define JEDEC_FEATURE_16_BIT_BUS (1 << 0)
  354. struct nand_jedec_params {
  355. /* rev info and features block */
  356. /* 'J' 'E' 'S' 'D' */
  357. u8 sig[4];
  358. __le16 revision;
  359. __le16 features;
  360. u8 opt_cmd[3];
  361. __le16 sec_cmd;
  362. u8 num_of_param_pages;
  363. u8 reserved0[18];
  364. /* manufacturer information block */
  365. char manufacturer[12];
  366. char model[20];
  367. u8 jedec_id[6];
  368. u8 reserved1[10];
  369. /* memory organization block */
  370. __le32 byte_per_page;
  371. __le16 spare_bytes_per_page;
  372. u8 reserved2[6];
  373. __le32 pages_per_block;
  374. __le32 blocks_per_lun;
  375. u8 lun_count;
  376. u8 addr_cycles;
  377. u8 bits_per_cell;
  378. u8 programs_per_page;
  379. u8 multi_plane_addr;
  380. u8 multi_plane_op_attr;
  381. u8 reserved3[38];
  382. /* electrical parameter block */
  383. __le16 async_sdr_speed_grade;
  384. __le16 toggle_ddr_speed_grade;
  385. __le16 sync_ddr_speed_grade;
  386. u8 async_sdr_features;
  387. u8 toggle_ddr_features;
  388. u8 sync_ddr_features;
  389. __le16 t_prog;
  390. __le16 t_bers;
  391. __le16 t_r;
  392. __le16 t_r_multi_plane;
  393. __le16 t_ccs;
  394. __le16 io_pin_capacitance_typ;
  395. __le16 input_pin_capacitance_typ;
  396. __le16 clk_pin_capacitance_typ;
  397. u8 driver_strength_support;
  398. __le16 t_adl;
  399. u8 reserved4[36];
  400. /* ECC and endurance block */
  401. u8 guaranteed_good_blocks;
  402. __le16 guaranteed_block_endurance;
  403. struct jedec_ecc_info ecc_info[4];
  404. u8 reserved5[29];
  405. /* reserved */
  406. u8 reserved6[148];
  407. /* vendor */
  408. __le16 vendor_rev_num;
  409. u8 reserved7[88];
  410. /* CRC for Parameter Page */
  411. __le16 crc;
  412. } __packed;
  413. /**
  414. * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
  415. * @lock: protection lock
  416. * @active: the mtd device which holds the controller currently
  417. * @wq: wait queue to sleep on if a NAND operation is in
  418. * progress used instead of the per chip wait queue
  419. * when a hw controller is available.
  420. */
  421. struct nand_hw_control {
  422. spinlock_t lock;
  423. struct nand_chip *active;
  424. };
  425. /**
  426. * struct nand_ecc_ctrl - Control structure for ECC
  427. * @mode: ECC mode
  428. * @steps: number of ECC steps per page
  429. * @size: data bytes per ECC step
  430. * @bytes: ECC bytes per step
  431. * @strength: max number of correctible bits per ECC step
  432. * @total: total number of ECC bytes per page
  433. * @prepad: padding information for syndrome based ECC generators
  434. * @postpad: padding information for syndrome based ECC generators
  435. * @options: ECC specific options (see NAND_ECC_XXX flags defined above)
  436. * @layout: ECC layout control struct pointer
  437. * @priv: pointer to private ECC control data
  438. * @hwctl: function to control hardware ECC generator. Must only
  439. * be provided if an hardware ECC is available
  440. * @calculate: function for ECC calculation or readback from ECC hardware
  441. * @correct: function for ECC correction, matching to ECC generator (sw/hw).
  442. * Should return a positive number representing the number of
  443. * corrected bitflips, -EBADMSG if the number of bitflips exceed
  444. * ECC strength, or any other error code if the error is not
  445. * directly related to correction.
  446. * If -EBADMSG is returned the input buffers should be left
  447. * untouched.
  448. * @read_page_raw: function to read a raw page without ECC. This function
  449. * should hide the specific layout used by the ECC
  450. * controller and always return contiguous in-band and
  451. * out-of-band data even if they're not stored
  452. * contiguously on the NAND chip (e.g.
  453. * NAND_ECC_HW_SYNDROME interleaves in-band and
  454. * out-of-band data).
  455. * @write_page_raw: function to write a raw page without ECC. This function
  456. * should hide the specific layout used by the ECC
  457. * controller and consider the passed data as contiguous
  458. * in-band and out-of-band data. ECC controller is
  459. * responsible for doing the appropriate transformations
  460. * to adapt to its specific layout (e.g.
  461. * NAND_ECC_HW_SYNDROME interleaves in-band and
  462. * out-of-band data).
  463. * @read_page: function to read a page according to the ECC generator
  464. * requirements; returns maximum number of bitflips corrected in
  465. * any single ECC step, 0 if bitflips uncorrectable, -EIO hw error
  466. * @read_subpage: function to read parts of the page covered by ECC;
  467. * returns same as read_page()
  468. * @write_subpage: function to write parts of the page covered by ECC.
  469. * @write_page: function to write a page according to the ECC generator
  470. * requirements.
  471. * @write_oob_raw: function to write chip OOB data without ECC
  472. * @read_oob_raw: function to read chip OOB data without ECC
  473. * @read_oob: function to read chip OOB data
  474. * @write_oob: function to write chip OOB data
  475. */
  476. struct nand_ecc_ctrl {
  477. nand_ecc_modes_t mode;
  478. int steps;
  479. int size;
  480. int bytes;
  481. int total;
  482. int strength;
  483. int prepad;
  484. int postpad;
  485. unsigned int options;
  486. struct nand_ecclayout *layout;
  487. void *priv;
  488. void (*hwctl)(struct mtd_info *mtd, int mode);
  489. int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
  490. uint8_t *ecc_code);
  491. int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
  492. uint8_t *calc_ecc);
  493. int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
  494. uint8_t *buf, int oob_required, int page);
  495. int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
  496. const uint8_t *buf, int oob_required, int page);
  497. int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
  498. uint8_t *buf, int oob_required, int page);
  499. int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
  500. uint32_t offs, uint32_t len, uint8_t *buf, int page);
  501. int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
  502. uint32_t offset, uint32_t data_len,
  503. const uint8_t *data_buf, int oob_required, int page);
  504. int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
  505. const uint8_t *buf, int oob_required, int page);
  506. int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
  507. int page);
  508. int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
  509. int page);
  510. int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
  511. int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
  512. int page);
  513. };
  514. static inline int nand_standard_page_accessors(struct nand_ecc_ctrl *ecc)
  515. {
  516. return !(ecc->options & NAND_ECC_CUSTOM_PAGE_ACCESS);
  517. }
  518. /**
  519. * struct nand_buffers - buffer structure for read/write
  520. * @ecccalc: buffer pointer for calculated ECC, size is oobsize.
  521. * @ecccode: buffer pointer for ECC read from flash, size is oobsize.
  522. * @databuf: buffer pointer for data, size is (page size + oobsize).
  523. *
  524. * Do not change the order of buffers. databuf and oobrbuf must be in
  525. * consecutive order.
  526. */
  527. struct nand_buffers {
  528. uint8_t ecccalc[ALIGN(NAND_MAX_OOBSIZE, ARCH_DMA_MINALIGN)];
  529. uint8_t ecccode[ALIGN(NAND_MAX_OOBSIZE, ARCH_DMA_MINALIGN)];
  530. uint8_t databuf[ALIGN(NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE,
  531. ARCH_DMA_MINALIGN)];
  532. };
  533. /**
  534. * struct nand_sdr_timings - SDR NAND chip timings
  535. *
  536. * This struct defines the timing requirements of a SDR NAND chip.
  537. * These information can be found in every NAND datasheets and the timings
  538. * meaning are described in the ONFI specifications:
  539. * www.onfi.org/~/media/ONFI/specs/onfi_3_1_spec.pdf (chapter 4.15 Timing
  540. * Parameters)
  541. *
  542. * All these timings are expressed in picoseconds.
  543. *
  544. * @tBERS_max: Block erase time
  545. * @tCCS_min: Change column setup time
  546. * @tPROG_max: Page program time
  547. * @tR_max: Page read time
  548. * @tALH_min: ALE hold time
  549. * @tADL_min: ALE to data loading time
  550. * @tALS_min: ALE setup time
  551. * @tAR_min: ALE to RE# delay
  552. * @tCEA_max: CE# access time
  553. * @tCEH_min: CE# high hold time
  554. * @tCH_min: CE# hold time
  555. * @tCHZ_max: CE# high to output hi-Z
  556. * @tCLH_min: CLE hold time
  557. * @tCLR_min: CLE to RE# delay
  558. * @tCLS_min: CLE setup time
  559. * @tCOH_min: CE# high to output hold
  560. * @tCS_min: CE# setup time
  561. * @tDH_min: Data hold time
  562. * @tDS_min: Data setup time
  563. * @tFEAT_max: Busy time for Set Features and Get Features
  564. * @tIR_min: Output hi-Z to RE# low
  565. * @tITC_max: Interface and Timing Mode Change time
  566. * @tRC_min: RE# cycle time
  567. * @tREA_max: RE# access time
  568. * @tREH_min: RE# high hold time
  569. * @tRHOH_min: RE# high to output hold
  570. * @tRHW_min: RE# high to WE# low
  571. * @tRHZ_max: RE# high to output hi-Z
  572. * @tRLOH_min: RE# low to output hold
  573. * @tRP_min: RE# pulse width
  574. * @tRR_min: Ready to RE# low (data only)
  575. * @tRST_max: Device reset time, measured from the falling edge of R/B# to the
  576. * rising edge of R/B#.
  577. * @tWB_max: WE# high to SR[6] low
  578. * @tWC_min: WE# cycle time
  579. * @tWH_min: WE# high hold time
  580. * @tWHR_min: WE# high to RE# low
  581. * @tWP_min: WE# pulse width
  582. * @tWW_min: WP# transition to WE# low
  583. */
  584. struct nand_sdr_timings {
  585. u64 tBERS_max;
  586. u32 tCCS_min;
  587. u64 tPROG_max;
  588. u64 tR_max;
  589. u32 tALH_min;
  590. u32 tADL_min;
  591. u32 tALS_min;
  592. u32 tAR_min;
  593. u32 tCEA_max;
  594. u32 tCEH_min;
  595. u32 tCH_min;
  596. u32 tCHZ_max;
  597. u32 tCLH_min;
  598. u32 tCLR_min;
  599. u32 tCLS_min;
  600. u32 tCOH_min;
  601. u32 tCS_min;
  602. u32 tDH_min;
  603. u32 tDS_min;
  604. u32 tFEAT_max;
  605. u32 tIR_min;
  606. u32 tITC_max;
  607. u32 tRC_min;
  608. u32 tREA_max;
  609. u32 tREH_min;
  610. u32 tRHOH_min;
  611. u32 tRHW_min;
  612. u32 tRHZ_max;
  613. u32 tRLOH_min;
  614. u32 tRP_min;
  615. u32 tRR_min;
  616. u64 tRST_max;
  617. u32 tWB_max;
  618. u32 tWC_min;
  619. u32 tWH_min;
  620. u32 tWHR_min;
  621. u32 tWP_min;
  622. u32 tWW_min;
  623. };
  624. /**
  625. * enum nand_data_interface_type - NAND interface timing type
  626. * @NAND_SDR_IFACE: Single Data Rate interface
  627. */
  628. enum nand_data_interface_type {
  629. NAND_SDR_IFACE,
  630. };
  631. /**
  632. * struct nand_data_interface - NAND interface timing
  633. * @type: type of the timing
  634. * @timings: The timing, type according to @type
  635. */
  636. struct nand_data_interface {
  637. enum nand_data_interface_type type;
  638. union {
  639. struct nand_sdr_timings sdr;
  640. } timings;
  641. };
  642. /**
  643. * nand_get_sdr_timings - get SDR timing from data interface
  644. * @conf: The data interface
  645. */
  646. static inline const struct nand_sdr_timings *
  647. nand_get_sdr_timings(const struct nand_data_interface *conf)
  648. {
  649. if (conf->type != NAND_SDR_IFACE)
  650. return ERR_PTR(-EINVAL);
  651. return &conf->timings.sdr;
  652. }
  653. /**
  654. * struct nand_chip - NAND Private Flash Chip Data
  655. * @mtd: MTD device registered to the MTD framework
  656. * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
  657. * flash device
  658. * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
  659. * flash device.
  660. * @flash_node: [BOARDSPECIFIC] device node describing this instance
  661. * @read_byte: [REPLACEABLE] read one byte from the chip
  662. * @read_word: [REPLACEABLE] read one word from the chip
  663. * @write_byte: [REPLACEABLE] write a single byte to the chip on the
  664. * low 8 I/O lines
  665. * @write_buf: [REPLACEABLE] write data from the buffer to the chip
  666. * @read_buf: [REPLACEABLE] read data from the chip into the buffer
  667. * @select_chip: [REPLACEABLE] select chip nr
  668. * @block_bad: [REPLACEABLE] check if a block is bad, using OOB markers
  669. * @block_markbad: [REPLACEABLE] mark a block bad
  670. * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
  671. * ALE/CLE/nCE. Also used to write command and address
  672. * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
  673. * device ready/busy line. If set to NULL no access to
  674. * ready/busy is available and the ready/busy information
  675. * is read from the chip status register.
  676. * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
  677. * commands to the chip.
  678. * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
  679. * ready.
  680. * @setup_read_retry: [FLASHSPECIFIC] flash (vendor) specific function for
  681. * setting the read-retry mode. Mostly needed for MLC NAND.
  682. * @ecc: [BOARDSPECIFIC] ECC control structure
  683. * @buffers: buffer structure for read/write
  684. * @hwcontrol: platform-specific hardware control structure
  685. * @erase: [REPLACEABLE] erase function
  686. * @scan_bbt: [REPLACEABLE] function to scan bad block table
  687. * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
  688. * data from array to read regs (tR).
  689. * @state: [INTERN] the current state of the NAND device
  690. * @oob_poi: "poison value buffer," used for laying out OOB data
  691. * before writing
  692. * @page_shift: [INTERN] number of address bits in a page (column
  693. * address bits).
  694. * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
  695. * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
  696. * @chip_shift: [INTERN] number of address bits in one chip
  697. * @options: [BOARDSPECIFIC] various chip options. They can partly
  698. * be set to inform nand_scan about special functionality.
  699. * See the defines for further explanation.
  700. * @bbt_options: [INTERN] bad block specific options. All options used
  701. * here must come from bbm.h. By default, these options
  702. * will be copied to the appropriate nand_bbt_descr's.
  703. * @badblockpos: [INTERN] position of the bad block marker in the oob
  704. * area.
  705. * @badblockbits: [INTERN] minimum number of set bits in a good block's
  706. * bad block marker position; i.e., BBM == 11110111b is
  707. * not bad when badblockbits == 7
  708. * @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC.
  709. * @ecc_strength_ds: [INTERN] ECC correctability from the datasheet.
  710. * Minimum amount of bit errors per @ecc_step_ds guaranteed
  711. * to be correctable. If unknown, set to zero.
  712. * @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds,
  713. * also from the datasheet. It is the recommended ECC step
  714. * size, if known; if unknown, set to zero.
  715. * @onfi_timing_mode_default: [INTERN] default ONFI timing mode. This field is
  716. * set to the actually used ONFI mode if the chip is
  717. * ONFI compliant or deduced from the datasheet if
  718. * the NAND chip is not ONFI compliant.
  719. * @numchips: [INTERN] number of physical chips
  720. * @chipsize: [INTERN] the size of one chip for multichip arrays
  721. * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
  722. * @pagebuf: [INTERN] holds the pagenumber which is currently in
  723. * data_buf.
  724. * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is
  725. * currently in data_buf.
  726. * @subpagesize: [INTERN] holds the subpagesize
  727. * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded),
  728. * non 0 if ONFI supported.
  729. * @jedec_version: [INTERN] holds the chip JEDEC version (BCD encoded),
  730. * non 0 if JEDEC supported.
  731. * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
  732. * supported, 0 otherwise.
  733. * @jedec_params: [INTERN] holds the JEDEC parameter page when JEDEC is
  734. * supported, 0 otherwise.
  735. * @read_retries: [INTERN] the number of read retry modes supported
  736. * @onfi_set_features: [REPLACEABLE] set the features for ONFI nand
  737. * @onfi_get_features: [REPLACEABLE] get the features for ONFI nand
  738. * @setup_data_interface: [OPTIONAL] setup the data interface and timing
  739. * @bbt: [INTERN] bad block table pointer
  740. * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
  741. * lookup.
  742. * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
  743. * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
  744. * bad block scan.
  745. * @controller: [REPLACEABLE] a pointer to a hardware controller
  746. * structure which is shared among multiple independent
  747. * devices.
  748. * @priv: [OPTIONAL] pointer to private chip data
  749. * @errstat: [OPTIONAL] hardware specific function to perform
  750. * additional error status checks (determine if errors are
  751. * correctable).
  752. * @write_page: [REPLACEABLE] High-level page write function
  753. */
  754. struct nand_chip {
  755. struct mtd_info mtd;
  756. void __iomem *IO_ADDR_R;
  757. void __iomem *IO_ADDR_W;
  758. int flash_node;
  759. uint8_t (*read_byte)(struct mtd_info *mtd);
  760. u16 (*read_word)(struct mtd_info *mtd);
  761. void (*write_byte)(struct mtd_info *mtd, uint8_t byte);
  762. void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  763. void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
  764. void (*select_chip)(struct mtd_info *mtd, int chip);
  765. int (*block_bad)(struct mtd_info *mtd, loff_t ofs);
  766. int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
  767. void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
  768. int (*dev_ready)(struct mtd_info *mtd);
  769. void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
  770. int page_addr);
  771. int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
  772. int (*erase)(struct mtd_info *mtd, int page);
  773. int (*scan_bbt)(struct mtd_info *mtd);
  774. int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state,
  775. int status, int page);
  776. int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
  777. uint32_t offset, int data_len, const uint8_t *buf,
  778. int oob_required, int page, int cached, int raw);
  779. int (*onfi_set_features)(struct mtd_info *mtd, struct nand_chip *chip,
  780. int feature_addr, uint8_t *subfeature_para);
  781. int (*onfi_get_features)(struct mtd_info *mtd, struct nand_chip *chip,
  782. int feature_addr, uint8_t *subfeature_para);
  783. int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode);
  784. int (*setup_data_interface)(struct mtd_info *mtd,
  785. const struct nand_data_interface *conf,
  786. bool check_only);
  787. int chip_delay;
  788. unsigned int options;
  789. unsigned int bbt_options;
  790. int page_shift;
  791. int phys_erase_shift;
  792. int bbt_erase_shift;
  793. int chip_shift;
  794. int numchips;
  795. uint64_t chipsize;
  796. int pagemask;
  797. int pagebuf;
  798. unsigned int pagebuf_bitflips;
  799. int subpagesize;
  800. uint8_t bits_per_cell;
  801. uint16_t ecc_strength_ds;
  802. uint16_t ecc_step_ds;
  803. int onfi_timing_mode_default;
  804. int badblockpos;
  805. int badblockbits;
  806. int onfi_version;
  807. int jedec_version;
  808. struct nand_onfi_params onfi_params;
  809. struct nand_jedec_params jedec_params;
  810. struct nand_data_interface *data_interface;
  811. int read_retries;
  812. flstate_t state;
  813. uint8_t *oob_poi;
  814. struct nand_hw_control *controller;
  815. struct nand_ecclayout *ecclayout;
  816. struct nand_ecc_ctrl ecc;
  817. struct nand_buffers *buffers;
  818. struct nand_hw_control hwcontrol;
  819. uint8_t *bbt;
  820. struct nand_bbt_descr *bbt_td;
  821. struct nand_bbt_descr *bbt_md;
  822. struct nand_bbt_descr *badblock_pattern;
  823. void *priv;
  824. };
  825. static inline struct nand_chip *mtd_to_nand(struct mtd_info *mtd)
  826. {
  827. return container_of(mtd, struct nand_chip, mtd);
  828. }
  829. static inline struct mtd_info *nand_to_mtd(struct nand_chip *chip)
  830. {
  831. return &chip->mtd;
  832. }
  833. static inline void *nand_get_controller_data(struct nand_chip *chip)
  834. {
  835. return chip->priv;
  836. }
  837. static inline void nand_set_controller_data(struct nand_chip *chip, void *priv)
  838. {
  839. chip->priv = priv;
  840. }
  841. /*
  842. * NAND Flash Manufacturer ID Codes
  843. */
  844. #define NAND_MFR_TOSHIBA 0x98
  845. #define NAND_MFR_SAMSUNG 0xec
  846. #define NAND_MFR_FUJITSU 0x04
  847. #define NAND_MFR_NATIONAL 0x8f
  848. #define NAND_MFR_RENESAS 0x07
  849. #define NAND_MFR_STMICRO 0x20
  850. #define NAND_MFR_HYNIX 0xad
  851. #define NAND_MFR_MICRON 0x2c
  852. #define NAND_MFR_AMD 0x01
  853. #define NAND_MFR_MACRONIX 0xc2
  854. #define NAND_MFR_EON 0x92
  855. #define NAND_MFR_SANDISK 0x45
  856. #define NAND_MFR_INTEL 0x89
  857. #define NAND_MFR_ATO 0x9b
  858. /* The maximum expected count of bytes in the NAND ID sequence */
  859. #define NAND_MAX_ID_LEN 8
  860. /*
  861. * A helper for defining older NAND chips where the second ID byte fully
  862. * defined the chip, including the geometry (chip size, eraseblock size, page
  863. * size). All these chips have 512 bytes NAND page size.
  864. */
  865. #define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \
  866. { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
  867. .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
  868. /*
  869. * A helper for defining newer chips which report their page size and
  870. * eraseblock size via the extended ID bytes.
  871. *
  872. * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
  873. * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
  874. * device ID now only represented a particular total chip size (and voltage,
  875. * buswidth), and the page size, eraseblock size, and OOB size could vary while
  876. * using the same device ID.
  877. */
  878. #define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \
  879. { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
  880. .options = (opts) }
  881. #define NAND_ECC_INFO(_strength, _step) \
  882. { .strength_ds = (_strength), .step_ds = (_step) }
  883. #define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds)
  884. #define NAND_ECC_STEP(type) ((type)->ecc.step_ds)
  885. /**
  886. * struct nand_flash_dev - NAND Flash Device ID Structure
  887. * @name: a human-readable name of the NAND chip
  888. * @dev_id: the device ID (the second byte of the full chip ID array)
  889. * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
  890. * memory address as @id[0])
  891. * @dev_id: device ID part of the full chip ID array (refers the same memory
  892. * address as @id[1])
  893. * @id: full device ID array
  894. * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
  895. * well as the eraseblock size) is determined from the extended NAND
  896. * chip ID array)
  897. * @chipsize: total chip size in MiB
  898. * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
  899. * @options: stores various chip bit options
  900. * @id_len: The valid length of the @id.
  901. * @oobsize: OOB size
  902. * @ecc: ECC correctability and step information from the datasheet.
  903. * @ecc.strength_ds: The ECC correctability from the datasheet, same as the
  904. * @ecc_strength_ds in nand_chip{}.
  905. * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
  906. * @ecc_step_ds in nand_chip{}, also from the datasheet.
  907. * For example, the "4bit ECC for each 512Byte" can be set with
  908. * NAND_ECC_INFO(4, 512).
  909. * @onfi_timing_mode_default: the default ONFI timing mode entered after a NAND
  910. * reset. Should be deduced from timings described
  911. * in the datasheet.
  912. *
  913. */
  914. struct nand_flash_dev {
  915. char *name;
  916. union {
  917. struct {
  918. uint8_t mfr_id;
  919. uint8_t dev_id;
  920. };
  921. uint8_t id[NAND_MAX_ID_LEN];
  922. };
  923. unsigned int pagesize;
  924. unsigned int chipsize;
  925. unsigned int erasesize;
  926. unsigned int options;
  927. uint16_t id_len;
  928. uint16_t oobsize;
  929. struct {
  930. uint16_t strength_ds;
  931. uint16_t step_ds;
  932. } ecc;
  933. int onfi_timing_mode_default;
  934. };
  935. /**
  936. * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
  937. * @name: Manufacturer name
  938. * @id: manufacturer ID code of device.
  939. */
  940. struct nand_manufacturers {
  941. int id;
  942. char *name;
  943. };
  944. extern struct nand_flash_dev nand_flash_ids[];
  945. extern struct nand_manufacturers nand_manuf_ids[];
  946. int nand_default_bbt(struct mtd_info *mtd);
  947. int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs);
  948. int nand_isreserved_bbt(struct mtd_info *mtd, loff_t offs);
  949. int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
  950. int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
  951. int allowbbt);
  952. int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
  953. size_t *retlen, uint8_t *buf);
  954. /*
  955. * Constants for oob configuration
  956. */
  957. #define NAND_SMALL_BADBLOCK_POS 5
  958. #define NAND_LARGE_BADBLOCK_POS 0
  959. /**
  960. * struct platform_nand_chip - chip level device structure
  961. * @nr_chips: max. number of chips to scan for
  962. * @chip_offset: chip number offset
  963. * @nr_partitions: number of partitions pointed to by partitions (or zero)
  964. * @partitions: mtd partition list
  965. * @chip_delay: R/B delay value in us
  966. * @options: Option flags, e.g. 16bit buswidth
  967. * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
  968. * @part_probe_types: NULL-terminated array of probe types
  969. */
  970. struct platform_nand_chip {
  971. int nr_chips;
  972. int chip_offset;
  973. int nr_partitions;
  974. struct mtd_partition *partitions;
  975. int chip_delay;
  976. unsigned int options;
  977. unsigned int bbt_options;
  978. const char **part_probe_types;
  979. };
  980. /* Keep gcc happy */
  981. struct platform_device;
  982. /**
  983. * struct platform_nand_ctrl - controller level device structure
  984. * @probe: platform specific function to probe/setup hardware
  985. * @remove: platform specific function to remove/teardown hardware
  986. * @hwcontrol: platform specific hardware control structure
  987. * @dev_ready: platform specific function to read ready/busy pin
  988. * @select_chip: platform specific chip select function
  989. * @cmd_ctrl: platform specific function for controlling
  990. * ALE/CLE/nCE. Also used to write command and address
  991. * @write_buf: platform specific function for write buffer
  992. * @read_buf: platform specific function for read buffer
  993. * @read_byte: platform specific function to read one byte from chip
  994. * @priv: private data to transport driver specific settings
  995. *
  996. * All fields are optional and depend on the hardware driver requirements
  997. */
  998. struct platform_nand_ctrl {
  999. int (*probe)(struct platform_device *pdev);
  1000. void (*remove)(struct platform_device *pdev);
  1001. void (*hwcontrol)(struct mtd_info *mtd, int cmd);
  1002. int (*dev_ready)(struct mtd_info *mtd);
  1003. void (*select_chip)(struct mtd_info *mtd, int chip);
  1004. void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
  1005. void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  1006. void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
  1007. unsigned char (*read_byte)(struct mtd_info *mtd);
  1008. void *priv;
  1009. };
  1010. /**
  1011. * struct platform_nand_data - container structure for platform-specific data
  1012. * @chip: chip level chip structure
  1013. * @ctrl: controller level device structure
  1014. */
  1015. struct platform_nand_data {
  1016. struct platform_nand_chip chip;
  1017. struct platform_nand_ctrl ctrl;
  1018. };
  1019. #ifdef CONFIG_SYS_NAND_ONFI_DETECTION
  1020. /* return the supported features. */
  1021. static inline int onfi_feature(struct nand_chip *chip)
  1022. {
  1023. return chip->onfi_version ? le16_to_cpu(chip->onfi_params.features) : 0;
  1024. }
  1025. /* return the supported asynchronous timing mode. */
  1026. static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
  1027. {
  1028. if (!chip->onfi_version)
  1029. return ONFI_TIMING_MODE_UNKNOWN;
  1030. return le16_to_cpu(chip->onfi_params.async_timing_mode);
  1031. }
  1032. /* return the supported synchronous timing mode. */
  1033. static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
  1034. {
  1035. if (!chip->onfi_version)
  1036. return ONFI_TIMING_MODE_UNKNOWN;
  1037. return le16_to_cpu(chip->onfi_params.src_sync_timing_mode);
  1038. }
  1039. #else
  1040. static inline int onfi_feature(struct nand_chip *chip)
  1041. {
  1042. return 0;
  1043. }
  1044. static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
  1045. {
  1046. return ONFI_TIMING_MODE_UNKNOWN;
  1047. }
  1048. static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
  1049. {
  1050. return ONFI_TIMING_MODE_UNKNOWN;
  1051. }
  1052. #endif
  1053. int onfi_init_data_interface(struct nand_chip *chip,
  1054. struct nand_data_interface *iface,
  1055. enum nand_data_interface_type type,
  1056. int timing_mode);
  1057. /*
  1058. * Check if it is a SLC nand.
  1059. * The !nand_is_slc() can be used to check the MLC/TLC nand chips.
  1060. * We do not distinguish the MLC and TLC now.
  1061. */
  1062. static inline bool nand_is_slc(struct nand_chip *chip)
  1063. {
  1064. return chip->bits_per_cell == 1;
  1065. }
  1066. /**
  1067. * Check if the opcode's address should be sent only on the lower 8 bits
  1068. * @command: opcode to check
  1069. */
  1070. static inline int nand_opcode_8bits(unsigned int command)
  1071. {
  1072. switch (command) {
  1073. case NAND_CMD_READID:
  1074. case NAND_CMD_PARAM:
  1075. case NAND_CMD_GET_FEATURES:
  1076. case NAND_CMD_SET_FEATURES:
  1077. return 1;
  1078. default:
  1079. break;
  1080. }
  1081. return 0;
  1082. }
  1083. /* return the supported JEDEC features. */
  1084. static inline int jedec_feature(struct nand_chip *chip)
  1085. {
  1086. return chip->jedec_version ? le16_to_cpu(chip->jedec_params.features)
  1087. : 0;
  1088. }
  1089. /* Standard NAND functions from nand_base.c */
  1090. void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len);
  1091. void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len);
  1092. void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len);
  1093. void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len);
  1094. uint8_t nand_read_byte(struct mtd_info *mtd);
  1095. /* get timing characteristics from ONFI timing mode. */
  1096. const struct nand_sdr_timings *onfi_async_timing_mode_to_sdr_timings(int mode);
  1097. /* get data interface from ONFI timing mode 0, used after reset. */
  1098. const struct nand_data_interface *nand_get_default_data_interface(void);
  1099. int nand_check_erased_ecc_chunk(void *data, int datalen,
  1100. void *ecc, int ecclen,
  1101. void *extraoob, int extraooblen,
  1102. int threshold);
  1103. /* Reset and initialize a NAND device */
  1104. int nand_reset(struct nand_chip *chip, int chipnr);
  1105. #endif /* __LINUX_MTD_NAND_H */