config_mpc85xx.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820
  1. /*
  2. * Copyright 2011-2012 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _ASM_MPC85xx_CONFIG_H_
  7. #define _ASM_MPC85xx_CONFIG_H_
  8. /* SoC specific defines for Freescale MPC85xx (PQ3) and QorIQ processors */
  9. #ifdef CONFIG_SYS_CCSRBAR_DEFAULT
  10. #error "Do not define CONFIG_SYS_CCSRBAR_DEFAULT in the board header file."
  11. #endif
  12. /*
  13. * This macro should be removed when we no longer care about backwards
  14. * compatibility with older operating systems.
  15. */
  16. #define CONFIG_PPC_SPINTABLE_COMPATIBLE
  17. #define FSL_DDR_VER_4_7 47
  18. #define FSL_DDR_VER_5_0 50
  19. /* IP endianness */
  20. #define CONFIG_SYS_FSL_IFC_BE
  21. /* Number of TLB CAM entries we have on FSL Book-E chips */
  22. #if defined(CONFIG_E500MC)
  23. #define CONFIG_SYS_NUM_TLBCAMS 64
  24. #elif defined(CONFIG_E500)
  25. #define CONFIG_SYS_NUM_TLBCAMS 16
  26. #endif
  27. #if defined(CONFIG_MPC8536)
  28. #define CONFIG_MAX_CPUS 1
  29. #define CONFIG_SYS_FSL_NUM_LAWS 12
  30. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 1
  31. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  32. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  33. #define CONFIG_SYS_FSL_ERRATUM_A005125
  34. #elif defined(CONFIG_MPC8540)
  35. #define CONFIG_MAX_CPUS 1
  36. #define CONFIG_SYS_FSL_NUM_LAWS 8
  37. #define CONFIG_SYS_FSL_DDRC_GEN1
  38. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  39. #elif defined(CONFIG_MPC8541)
  40. #define CONFIG_MAX_CPUS 1
  41. #define CONFIG_SYS_FSL_NUM_LAWS 8
  42. #define CONFIG_SYS_FSL_DDRC_GEN1
  43. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  44. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  45. #elif defined(CONFIG_MPC8544)
  46. #define CONFIG_MAX_CPUS 1
  47. #define CONFIG_SYS_FSL_NUM_LAWS 10
  48. #define CONFIG_SYS_FSL_DDRC_GEN2
  49. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 0
  50. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  51. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  52. #define CONFIG_SYS_FSL_ERRATUM_A005125
  53. #elif defined(CONFIG_MPC8548)
  54. #define CONFIG_MAX_CPUS 1
  55. #define CONFIG_SYS_FSL_NUM_LAWS 10
  56. #define CONFIG_SYS_FSL_DDRC_GEN2
  57. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 0
  58. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  59. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  60. #define CONFIG_SYS_FSL_ERRATUM_NMG_DDR120
  61. #define CONFIG_SYS_FSL_ERRATUM_NMG_LBC103
  62. #define CONFIG_SYS_FSL_ERRATUM_NMG_ETSEC129
  63. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 1
  64. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  65. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  66. #define CONFIG_SYS_FSL_RMU
  67. #define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
  68. #define CONFIG_SYS_FSL_ERRATUM_A005125
  69. #define CONFIG_SYS_FSL_ERRATUM_I2C_A004447
  70. #define CONFIG_SYS_FSL_A004447_SVR_REV 0x00
  71. #elif defined(CONFIG_MPC8555)
  72. #define CONFIG_MAX_CPUS 1
  73. #define CONFIG_SYS_FSL_NUM_LAWS 8
  74. #define CONFIG_SYS_FSL_DDRC_GEN1
  75. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  76. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  77. #elif defined(CONFIG_MPC8560)
  78. #define CONFIG_MAX_CPUS 1
  79. #define CONFIG_SYS_FSL_NUM_LAWS 8
  80. #define CONFIG_SYS_FSL_DDRC_GEN1
  81. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  82. #elif defined(CONFIG_MPC8568)
  83. #define CONFIG_MAX_CPUS 1
  84. #define CONFIG_SYS_FSL_NUM_LAWS 10
  85. #define CONFIG_SYS_FSL_DDRC_GEN2
  86. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  87. #define QE_MURAM_SIZE 0x10000UL
  88. #define MAX_QE_RISC 2
  89. #define QE_NUM_OF_SNUM 28
  90. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  91. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 1
  92. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  93. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  94. #define CONFIG_SYS_FSL_RMU
  95. #define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
  96. #elif defined(CONFIG_MPC8569)
  97. #define CONFIG_MAX_CPUS 1
  98. #define CONFIG_SYS_FSL_NUM_LAWS 10
  99. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  100. #define QE_MURAM_SIZE 0x20000UL
  101. #define MAX_QE_RISC 4
  102. #define QE_NUM_OF_SNUM 46
  103. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  104. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 1
  105. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  106. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  107. #define CONFIG_SYS_FSL_RMU
  108. #define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
  109. #define CONFIG_SYS_FSL_ERRATUM_A005125
  110. #elif defined(CONFIG_MPC8572)
  111. #define CONFIG_MAX_CPUS 2
  112. #define CONFIG_SYS_FSL_NUM_LAWS 12
  113. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  114. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  115. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  116. #define CONFIG_SYS_FSL_ERRATUM_DDR_115
  117. #define CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  118. #define CONFIG_SYS_FSL_ERRATUM_A005125
  119. #elif defined(CONFIG_P1010)
  120. #define CONFIG_MAX_CPUS 1
  121. #define CONFIG_FSL_SDHC_V2_3
  122. #define CONFIG_SYS_FSL_NUM_LAWS 12
  123. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 3
  124. #define CONFIG_TSECV2
  125. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  126. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  127. #define CONFIG_NUM_DDR_CONTROLLERS 1
  128. #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
  129. #define CONFIG_SYS_FSL_IFC_BANK_COUNT 4
  130. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  131. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  132. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  133. #define CONFIG_SYS_FSL_ERRATUM_IFC_A002769
  134. #define CONFIG_SYS_FSL_ERRATUM_P1010_A003549
  135. #define CONFIG_SYS_FSL_ERRATUM_SEC_A003571
  136. #define CONFIG_SYS_FSL_ERRATUM_IFC_A003399
  137. #define CONFIG_SYS_FSL_ERRATUM_A005125
  138. #define CONFIG_SYS_FSL_ERRATUM_I2C_A004447
  139. #define CONFIG_SYS_FSL_ERRATUM_A006261
  140. #define CONFIG_SYS_FSL_A004447_SVR_REV 0x10
  141. #define CONFIG_ESDHC_HC_BLK_ADDR
  142. /* P1011 is single core version of P1020 */
  143. #elif defined(CONFIG_P1011)
  144. #define CONFIG_MAX_CPUS 1
  145. #define CONFIG_SYS_FSL_NUM_LAWS 12
  146. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  147. #define CONFIG_TSECV2
  148. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  149. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  150. #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
  151. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  152. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  153. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  154. #define CONFIG_SYS_FSL_ERRATUM_A005125
  155. /* P1012 is single core version of P1021 */
  156. #elif defined(CONFIG_P1012)
  157. #define CONFIG_MAX_CPUS 1
  158. #define CONFIG_SYS_FSL_NUM_LAWS 12
  159. #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
  160. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  161. #define CONFIG_TSECV2
  162. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  163. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  164. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  165. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  166. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  167. #define QE_MURAM_SIZE 0x6000UL
  168. #define MAX_QE_RISC 1
  169. #define QE_NUM_OF_SNUM 28
  170. #define CONFIG_SYS_FSL_ERRATUM_A005125
  171. /* P1013 is single core version of P1022 */
  172. #elif defined(CONFIG_P1013)
  173. #define CONFIG_MAX_CPUS 1
  174. #define CONFIG_SYS_FSL_NUM_LAWS 12
  175. #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
  176. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  177. #define CONFIG_TSECV2
  178. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  179. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  180. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  181. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  182. #define CONFIG_FSL_SATA_ERRATUM_A001
  183. #define CONFIG_SYS_FSL_ERRATUM_A005125
  184. #elif defined(CONFIG_P1014)
  185. #define CONFIG_MAX_CPUS 1
  186. #define CONFIG_FSL_SDHC_V2_3
  187. #define CONFIG_SYS_FSL_NUM_LAWS 12
  188. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 3
  189. #define CONFIG_TSECV2
  190. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  191. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  192. #define CONFIG_NUM_DDR_CONTROLLERS 1
  193. #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
  194. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  195. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  196. #define CONFIG_SYS_FSL_ERRATUM_IFC_A002769
  197. #define CONFIG_SYS_FSL_ERRATUM_P1010_A003549
  198. #define CONFIG_SYS_FSL_ERRATUM_IFC_A003399
  199. /* P1017 is single core version of P1023 */
  200. #elif defined(CONFIG_P1017)
  201. #define CONFIG_MAX_CPUS 1
  202. #define CONFIG_SYS_FSL_NUM_LAWS 12
  203. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  204. #define CONFIG_SYS_NUM_FMAN 1
  205. #define CONFIG_SYS_NUM_FM1_DTSEC 2
  206. #define CONFIG_NUM_DDR_CONTROLLERS 1
  207. #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
  208. #define CONFIG_SYS_QMAN_NUM_PORTALS 3
  209. #define CONFIG_SYS_BMAN_NUM_PORTALS 3
  210. #define CONFIG_SYS_FM_MURAM_SIZE 0x10000
  211. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  212. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff600000
  213. #define CONFIG_SYS_FSL_ERRATUM_A005125
  214. #elif defined(CONFIG_P1020)
  215. #define CONFIG_MAX_CPUS 2
  216. #define CONFIG_SYS_FSL_NUM_LAWS 12
  217. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  218. #define CONFIG_TSECV2
  219. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  220. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  221. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  222. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  223. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  224. #define CONFIG_SYS_FSL_ERRATUM_A005125
  225. #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
  226. #elif defined(CONFIG_P1021)
  227. #define CONFIG_MAX_CPUS 2
  228. #define CONFIG_SYS_FSL_NUM_LAWS 12
  229. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  230. #define CONFIG_TSECV2
  231. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  232. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  233. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  234. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  235. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  236. #define QE_MURAM_SIZE 0x6000UL
  237. #define MAX_QE_RISC 1
  238. #define QE_NUM_OF_SNUM 28
  239. #define CONFIG_SYS_FSL_ERRATUM_A005125
  240. #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
  241. #elif defined(CONFIG_P1022)
  242. #define CONFIG_MAX_CPUS 2
  243. #define CONFIG_SYS_FSL_NUM_LAWS 12
  244. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  245. #define CONFIG_TSECV2
  246. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  247. #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
  248. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  249. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  250. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  251. #define CONFIG_FSL_SATA_ERRATUM_A001
  252. #define CONFIG_SYS_FSL_ERRATUM_A005125
  253. #elif defined(CONFIG_P1023)
  254. #define CONFIG_MAX_CPUS 2
  255. #define CONFIG_SYS_FSL_NUM_LAWS 12
  256. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  257. #define CONFIG_SYS_NUM_FMAN 1
  258. #define CONFIG_SYS_NUM_FM1_DTSEC 2
  259. #define CONFIG_NUM_DDR_CONTROLLERS 1
  260. #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
  261. #define CONFIG_SYS_QMAN_NUM_PORTALS 3
  262. #define CONFIG_SYS_BMAN_NUM_PORTALS 3
  263. #define CONFIG_SYS_FM_MURAM_SIZE 0x10000
  264. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  265. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff600000
  266. #define CONFIG_SYS_FSL_ERRATUM_A005125
  267. #define CONFIG_SYS_FSL_ERRATUM_I2C_A004447
  268. #define CONFIG_SYS_FSL_A004447_SVR_REV 0x11
  269. /* P1024 is lower end variant of P1020 */
  270. #elif defined(CONFIG_P1024)
  271. #define CONFIG_MAX_CPUS 2
  272. #define CONFIG_SYS_FSL_NUM_LAWS 12
  273. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  274. #define CONFIG_TSECV2
  275. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  276. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  277. #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
  278. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  279. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  280. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  281. #define CONFIG_SYS_FSL_ERRATUM_A005125
  282. /* P1025 is lower end variant of P1021 */
  283. #elif defined(CONFIG_P1025)
  284. #define CONFIG_MAX_CPUS 2
  285. #define CONFIG_SYS_FSL_NUM_LAWS 12
  286. #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
  287. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  288. #define CONFIG_TSECV2
  289. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  290. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  291. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  292. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  293. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  294. #define QE_MURAM_SIZE 0x6000UL
  295. #define MAX_QE_RISC 1
  296. #define QE_NUM_OF_SNUM 28
  297. #define CONFIG_SYS_FSL_ERRATUM_A005125
  298. /* P2010 is single core version of P2020 */
  299. #elif defined(CONFIG_P2010)
  300. #define CONFIG_MAX_CPUS 1
  301. #define CONFIG_SYS_FSL_NUM_LAWS 12
  302. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  303. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  304. #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
  305. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  306. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  307. #define CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
  308. #define CONFIG_SYS_FSL_ERRATUM_A005125
  309. #elif defined(CONFIG_P2020)
  310. #define CONFIG_MAX_CPUS 2
  311. #define CONFIG_SYS_FSL_NUM_LAWS 12
  312. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  313. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  314. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  315. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  316. #define CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
  317. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  318. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  319. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  320. #define CONFIG_SYS_FSL_RMU
  321. #define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
  322. #define CONFIG_SYS_FSL_ERRATUM_A005125
  323. #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
  324. #elif defined(CONFIG_PPC_P2041) /* also supports P2040 */
  325. #define CONFIG_SYS_FSL_QORIQ_CHASSIS1
  326. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  327. #define CONFIG_MAX_CPUS 4
  328. #define CONFIG_SYS_FSL_NUM_CC_PLLS 2
  329. #define CONFIG_SYS_FSL_NUM_LAWS 32
  330. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  331. #define CONFIG_SYS_NUM_FMAN 1
  332. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  333. #define CONFIG_SYS_NUM_FM1_10GEC 1
  334. #define CONFIG_NUM_DDR_CONTROLLERS 1
  335. #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
  336. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  337. #define CONFIG_SYS_FSL_TBCLK_DIV 32
  338. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  339. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  340. #define CONFIG_SYS_FSL_USB1_PHY_ENABLE
  341. #define CONFIG_SYS_FSL_USB2_PHY_ENABLE
  342. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  343. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  344. #define CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011
  345. #define CONFIG_SYS_FSL_ERRATUM_USB14
  346. #define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
  347. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003
  348. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  349. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  350. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  351. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  352. #define CONFIG_SYS_FSL_ERRATUM_A004510
  353. #define CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV 0x10
  354. #define CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV2 0x11
  355. #define CONFIG_SYS_FSL_CORENET_SNOOPVEC_COREONLY 0xf0000000
  356. #define CONFIG_SYS_FSL_ERRATUM_SRIO_A004034
  357. #define CONFIG_SYS_FSL_ERRATUM_A004849
  358. #define CONFIG_SYS_FSL_ERRATUM_I2C_A004447
  359. #define CONFIG_SYS_FSL_ERRATUM_A006261
  360. #define CONFIG_SYS_FSL_A004447_SVR_REV 0x11
  361. #elif defined(CONFIG_PPC_P3041)
  362. #define CONFIG_SYS_FSL_QORIQ_CHASSIS1
  363. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  364. #define CONFIG_MAX_CPUS 4
  365. #define CONFIG_SYS_FSL_NUM_CC_PLLS 2
  366. #define CONFIG_SYS_FSL_NUM_LAWS 32
  367. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  368. #define CONFIG_SYS_NUM_FMAN 1
  369. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  370. #define CONFIG_SYS_NUM_FM1_10GEC 1
  371. #define CONFIG_NUM_DDR_CONTROLLERS 1
  372. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  373. #define CONFIG_SYS_FSL_TBCLK_DIV 32
  374. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  375. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  376. #define CONFIG_SYS_FSL_USB1_PHY_ENABLE
  377. #define CONFIG_SYS_FSL_USB2_PHY_ENABLE
  378. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  379. #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
  380. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  381. #define CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011
  382. #define CONFIG_SYS_FSL_ERRATUM_USB14
  383. #define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
  384. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003
  385. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  386. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  387. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  388. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  389. #define CONFIG_SYS_FSL_ERRATUM_A004510
  390. #define CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV 0x10
  391. #define CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV2 0x11
  392. #define CONFIG_SYS_FSL_CORENET_SNOOPVEC_COREONLY 0xf0000000
  393. #define CONFIG_SYS_FSL_ERRATUM_SRIO_A004034
  394. #define CONFIG_SYS_FSL_ERRATUM_A004849
  395. #define CONFIG_SYS_FSL_ERRATUM_A005812
  396. #define CONFIG_SYS_FSL_ERRATUM_I2C_A004447
  397. #define CONFIG_SYS_FSL_ERRATUM_A006261
  398. #define CONFIG_SYS_FSL_A004447_SVR_REV 0x20
  399. #elif defined(CONFIG_PPC_P4080) /* also supports P4040 */
  400. #define CONFIG_SYS_FSL_QORIQ_CHASSIS1
  401. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  402. #define CONFIG_MAX_CPUS 8
  403. #define CONFIG_SYS_FSL_NUM_CC_PLLS 4
  404. #define CONFIG_SYS_FSL_NUM_LAWS 32
  405. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  406. #define CONFIG_SYS_NUM_FMAN 2
  407. #define CONFIG_SYS_NUM_FM1_DTSEC 4
  408. #define CONFIG_SYS_NUM_FM2_DTSEC 4
  409. #define CONFIG_SYS_NUM_FM1_10GEC 1
  410. #define CONFIG_SYS_NUM_FM2_10GEC 1
  411. #define CONFIG_NUM_DDR_CONTROLLERS 2
  412. #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
  413. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  414. #define CONFIG_SYS_FSL_TBCLK_DIV 16
  415. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,p4080-pcie"
  416. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  417. #define CONFIG_SYS_FSL_ERRATUM_CPC_A002
  418. #define CONFIG_SYS_FSL_ERRATUM_CPC_A003
  419. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003
  420. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  421. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  422. #define CONFIG_SYS_FSL_ERRATUM_ESDHC135
  423. #define CONFIG_SYS_FSL_ERRATUM_ESDHC13
  424. #define CONFIG_SYS_P4080_ERRATUM_CPU22
  425. #define CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011
  426. #define CONFIG_SYS_P4080_ERRATUM_SERDES8
  427. #define CONFIG_SYS_P4080_ERRATUM_SERDES9
  428. #define CONFIG_SYS_P4080_ERRATUM_SERDES_A001
  429. #define CONFIG_SYS_P4080_ERRATUM_SERDES_A005
  430. #define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
  431. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  432. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  433. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  434. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  435. #define CONFIG_SYS_FSL_RMU
  436. #define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
  437. #define CONFIG_SYS_FSL_ERRATUM_A004510
  438. #define CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV 0x20
  439. #define CONFIG_SYS_FSL_CORENET_SNOOPVEC_COREONLY 0xff000000
  440. #define CONFIG_SYS_FSL_ERRATUM_SRIO_A004034
  441. #define CONFIG_SYS_FSL_ERRATUM_A004849
  442. #define CONFIG_SYS_FSL_ERRATUM_A004580
  443. #define CONFIG_SYS_P4080_ERRATUM_PCIE_A003
  444. #define CONFIG_SYS_FSL_ERRATUM_A005812
  445. #define CONFIG_SYS_FSL_ERRATUM_I2C_A004447
  446. #define CONFIG_SYS_FSL_A004447_SVR_REV 0x20
  447. #elif defined(CONFIG_PPC_P5020) /* also supports P5010 */
  448. #define CONFIG_SYS_PPC64 /* 64-bit core */
  449. #define CONFIG_SYS_FSL_QORIQ_CHASSIS1
  450. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  451. #define CONFIG_MAX_CPUS 2
  452. #define CONFIG_SYS_FSL_NUM_CC_PLLS 2
  453. #define CONFIG_SYS_FSL_NUM_LAWS 32
  454. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  455. #define CONFIG_SYS_NUM_FMAN 1
  456. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  457. #define CONFIG_SYS_NUM_FM1_10GEC 1
  458. #define CONFIG_NUM_DDR_CONTROLLERS 2
  459. #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
  460. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  461. #define CONFIG_SYS_FSL_TBCLK_DIV 32
  462. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  463. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  464. #define CONFIG_SYS_FSL_USB1_PHY_ENABLE
  465. #define CONFIG_SYS_FSL_USB2_PHY_ENABLE
  466. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  467. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  468. #define CONFIG_SYS_FSL_ERRATUM_USB14
  469. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003
  470. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  471. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  472. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  473. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  474. #define CONFIG_SYS_FSL_ERRATUM_A004510
  475. #define CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV 0x10
  476. #define CONFIG_SYS_FSL_CORENET_SNOOPVEC_COREONLY 0xc0000000
  477. #define CONFIG_SYS_FSL_ERRATUM_SRIO_A004034
  478. #define CONFIG_SYS_FSL_ERRATUM_I2C_A004447
  479. #define CONFIG_SYS_FSL_ERRATUM_A006261
  480. #define CONFIG_SYS_FSL_A004447_SVR_REV 0x20
  481. #elif defined(CONFIG_PPC_P5040)
  482. #define CONFIG_SYS_PPC64
  483. #define CONFIG_SYS_FSL_QORIQ_CHASSIS1
  484. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  485. #define CONFIG_MAX_CPUS 4
  486. #define CONFIG_SYS_FSL_NUM_CC_PLLS 3
  487. #define CONFIG_SYS_FSL_NUM_LAWS 32
  488. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  489. #define CONFIG_SYS_NUM_FMAN 2
  490. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  491. #define CONFIG_SYS_NUM_FM1_10GEC 1
  492. #define CONFIG_SYS_NUM_FM2_DTSEC 5
  493. #define CONFIG_SYS_NUM_FM2_10GEC 1
  494. #define CONFIG_NUM_DDR_CONTROLLERS 2
  495. #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
  496. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  497. #define CONFIG_SYS_FSL_TBCLK_DIV 16
  498. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.4"
  499. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  500. #define CONFIG_SYS_FSL_USB1_PHY_ENABLE
  501. #define CONFIG_SYS_FSL_USB2_PHY_ENABLE
  502. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  503. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  504. #define CONFIG_SYS_FSL_ERRATUM_USB14
  505. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003
  506. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  507. #define CONFIG_SYS_FSL_ERRATUM_A004699
  508. #define CONFIG_SYS_FSL_ERRATUM_A004510
  509. #define CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV 0x10
  510. #define CONFIG_SYS_FSL_ERRATUM_A006261
  511. #define CONFIG_SYS_FSL_CORENET_SNOOPVEC_COREONLY 0xf0000000
  512. #define CONFIG_SYS_FSL_ERRATUM_A005812
  513. #elif defined(CONFIG_BSC9131)
  514. #define CONFIG_MAX_CPUS 1
  515. #define CONFIG_FSL_SDHC_V2_3
  516. #define CONFIG_SYS_FSL_NUM_LAWS 12
  517. #define CONFIG_TSECV2
  518. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  519. #define CONFIG_NUM_DDR_CONTROLLERS 1
  520. #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
  521. #define CONFIG_SYS_FSL_DSP_M2_RAM_ADDR 0xb0000000
  522. #define CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT 0xff600000
  523. #define CONFIG_SYS_FSL_IFC_BANK_COUNT 3
  524. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  525. #define CONFIG_NAND_FSL_IFC
  526. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  527. #define CONFIG_SYS_FSL_ERRATUM_A005125
  528. #define CONFIG_ESDHC_HC_BLK_ADDR
  529. #elif defined(CONFIG_BSC9132)
  530. #define CONFIG_MAX_CPUS 2
  531. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 3
  532. #define CONFIG_FSL_SDHC_V2_3
  533. #define CONFIG_SYS_FSL_NUM_LAWS 12
  534. #define CONFIG_TSECV2
  535. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  536. #define CONFIG_NUM_DDR_CONTROLLERS 2
  537. #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
  538. #define CONFIG_SYS_FSL_DSP_DDR_ADDR 0x40000000
  539. #define CONFIG_SYS_FSL_DSP_M2_RAM_ADDR 0xb0000000
  540. #define CONFIG_SYS_FSL_DSP_M3_RAM_ADDR 0xc0000000
  541. #define CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT 0xff600000
  542. #define CONFIG_SYS_FSL_IFC_BANK_COUNT 3
  543. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  544. #define CONFIG_NAND_FSL_IFC
  545. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  546. #define CONFIG_SYS_FSL_ESDHC_P1010_BROKEN_SDCLK
  547. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  548. #define CONFIG_SYS_FSL_ERRATUM_A005125
  549. #define CONFIG_SYS_FSL_ERRATUM_I2C_A004447
  550. #define CONFIG_SYS_FSL_A004447_SVR_REV 0x11
  551. #define CONFIG_ESDHC_HC_BLK_ADDR
  552. #elif defined(CONFIG_PPC_T4240) || defined(CONFIG_PPC_T4160)
  553. #define CONFIG_E6500
  554. #define CONFIG_SYS_PPC64 /* 64-bit core */
  555. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  556. #define CONFIG_SYS_FSL_QORIQ_CHASSIS2 /* Freescale Chassis generation 2 */
  557. #define CONFIG_SYS_FSL_CORES_PER_CLUSTER 4
  558. #define CONFIG_SYS_FSL_QMAN_V3 /* QMAN version 3 */
  559. #ifdef CONFIG_PPC_T4240
  560. #define CONFIG_MAX_CPUS 12
  561. #define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 4 }
  562. #define CONFIG_SYS_NUM_FM1_DTSEC 8
  563. #define CONFIG_SYS_NUM_FM1_10GEC 2
  564. #define CONFIG_SYS_NUM_FM2_DTSEC 8
  565. #define CONFIG_SYS_NUM_FM2_10GEC 2
  566. #define CONFIG_NUM_DDR_CONTROLLERS 3
  567. #else
  568. #define CONFIG_MAX_CPUS 8
  569. #define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1 }
  570. #define CONFIG_SYS_NUM_FM1_DTSEC 7
  571. #define CONFIG_SYS_NUM_FM1_10GEC 1
  572. #define CONFIG_SYS_NUM_FM2_DTSEC 7
  573. #define CONFIG_SYS_NUM_FM2_10GEC 1
  574. #define CONFIG_NUM_DDR_CONTROLLERS 2
  575. #endif
  576. #define CONFIG_SYS_FSL_NUM_CC_PLLS 5
  577. #define CONFIG_SYS_FSL_NUM_LAWS 32
  578. #define CONFIG_SYS_FSL_SRDS_1
  579. #define CONFIG_SYS_FSL_SRDS_2
  580. #define CONFIG_SYS_FSL_SRDS_3
  581. #define CONFIG_SYS_FSL_SRDS_4
  582. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  583. #define CONFIG_SYS_NUM_FMAN 2
  584. #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
  585. #define CONFIG_SYS_PME_CLK 0
  586. #define CONFIG_SYS_FSL_DDR_VER FSL_DDR_VER_4_7
  587. #define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
  588. #define CONFIG_SYS_FMAN_V3
  589. #define CONFIG_SYS_FM1_CLK 3
  590. #define CONFIG_SYS_FM2_CLK 3
  591. #define CONFIG_SYS_FM_MURAM_SIZE 0x60000
  592. #define CONFIG_SYS_FSL_TBCLK_DIV 16
  593. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v3.0"
  594. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  595. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  596. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  597. #define CONFIG_SYS_FSL_SRIO_LIODN
  598. #define CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
  599. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  600. #define CONFIG_SYS_FSL_ERRATUM_A004468
  601. #define CONFIG_SYS_FSL_ERRATUM_A_004934
  602. #define CONFIG_SYS_FSL_ERRATUM_A005871
  603. #define CONFIG_SYS_FSL_ERRATUM_A006261
  604. #define CONFIG_SYS_FSL_ERRATUM_A006379
  605. #define CONFIG_SYS_FSL_ERRATUM_A006593
  606. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  607. #define CONFIG_SYS_FSL_PCI_VER_3_X
  608. #elif defined(CONFIG_PPC_B4860) || defined(CONFIG_PPC_B4420)
  609. #define CONFIG_E6500
  610. #define CONFIG_SYS_PPC64 /* 64-bit core */
  611. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  612. #define CONFIG_SYS_FSL_QORIQ_CHASSIS2 /* Freescale Chassis generation 2 */
  613. #define CONFIG_SYS_FSL_QMAN_V3 /* QMAN version 3 */
  614. #define CONFIG_SYS_FSL_NUM_LAWS 32
  615. #define CONFIG_SYS_FSL_SRDS_1
  616. #define CONFIG_SYS_FSL_SRDS_2
  617. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  618. #define CONFIG_SYS_NUM_FMAN 1
  619. #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
  620. #define CONFIG_SYS_FM1_CLK 0
  621. #define CONFIG_SYS_FSL_DDR_VER FSL_DDR_VER_4_7
  622. #define CONFIG_SYS_FSL_IFC_BANK_COUNT 4
  623. #define CONFIG_SYS_FMAN_V3
  624. #define CONFIG_SYS_FM_MURAM_SIZE 0x60000
  625. #define CONFIG_SYS_FSL_TBCLK_DIV 16
  626. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.4"
  627. #define CONFIG_SYS_FSL_USB1_PHY_ENABLE
  628. #define CONFIG_SYS_FSL_ERRATUM_A_004934
  629. #define CONFIG_SYS_FSL_ERRATUM_A005871
  630. #define CONFIG_SYS_FSL_ERRATUM_A006379
  631. #define CONFIG_SYS_FSL_ERRATUM_A006593
  632. #define CONFIG_SYS_FSL_ERRATUM_A006475
  633. #define CONFIG_SYS_FSL_ERRATUM_A006384
  634. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  635. #ifdef CONFIG_PPC_B4860
  636. #define CONFIG_SYS_FSL_CORES_PER_CLUSTER 4
  637. #define CONFIG_MAX_CPUS 4
  638. #define CONFIG_SYS_FSL_SRDS_NUM_PLLS 2
  639. #define CONFIG_SYS_FSL_NUM_CC_PLLS 4
  640. #define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 4, 4, 4 }
  641. #define CONFIG_SYS_NUM_FM1_DTSEC 6
  642. #define CONFIG_SYS_NUM_FM1_10GEC 2
  643. #define CONFIG_NUM_DDR_CONTROLLERS 2
  644. #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
  645. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  646. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  647. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  648. #define CONFIG_SYS_FSL_SRIO_LIODN
  649. #else
  650. #define CONFIG_MAX_CPUS 2
  651. #define CONFIG_SYS_FSL_SRDS_NUM_PLLS 1
  652. #define CONFIG_SYS_FSL_CORES_PER_CLUSTER 2
  653. #define CONFIG_SYS_FSL_NUM_CC_PLLS 4
  654. #define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 4 }
  655. #define CONFIG_SYS_NUM_FM1_DTSEC 4
  656. #define CONFIG_SYS_NUM_FM1_10GEC 0
  657. #define CONFIG_NUM_DDR_CONTROLLERS 1
  658. #endif
  659. #elif defined(CONFIG_PPC_T1040) || defined(CONFIG_PPC_T1042) ||\
  660. defined(CONFIG_PPC_T1020) || defined(CONFIG_PPC_T1022)
  661. #define CONFIG_E5500
  662. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  663. #define CONFIG_SYS_FSL_QORIQ_CHASSIS2 /* Freescale Chassis generation 2 */
  664. #define CONFIG_SYS_FSL_CORES_PER_CLUSTER 1
  665. #define CONFIG_SYS_FSL_QMAN_V3 /* QMAN version 3 */
  666. #if defined(CONFIG_PPC_T1040) || defined(CONFIG_PPC_T1042)
  667. #define CONFIG_MAX_CPUS 4
  668. #elif defined(CONFIG_PPC_T1020) || defined(CONFIG_PPC_T1022)
  669. #define CONFIG_MAX_CPUS 2
  670. #endif
  671. #define CONFIG_SYS_FSL_NUM_CC_PLLS 2
  672. #define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 1, 1 }
  673. #define CONFIG_SYS_SDHC_CLOCK 0
  674. #define CONFIG_SYS_FSL_NUM_LAWS 16
  675. #define CONFIG_SYS_FSL_SRDS_1
  676. #define CONFIG_SYS_FSL_SEC_COMPAT 5
  677. #define CONFIG_SYS_NUM_FMAN 1
  678. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  679. #define CONFIG_NUM_DDR_CONTROLLERS 1
  680. #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
  681. #define CONFIG_PME_PLAT_CLK_DIV 2
  682. #define CONFIG_SYS_PME_CLK CONFIG_PME_PLAT_CLK_DIV
  683. #define CONFIG_SYS_FSL_DDR_VER FSL_DDR_VER_5_0
  684. #define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
  685. #define CONFIG_SYS_FMAN_V3
  686. #define CONFIG_FM_PLAT_CLK_DIV 1
  687. #define CONFIG_SYS_FM1_CLK CONFIG_FM_PLAT_CLK_DIV
  688. #define CONFIG_SYS_FM_MURAM_SIZE 0x30000
  689. #define CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
  690. #define CONFIG_SYS_FSL_TBCLK_DIV 16
  691. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.4"
  692. #define CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
  693. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  694. #define CONFIG_SYS_FSL_ERRATUM_A006261
  695. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  696. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  697. #define ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
  698. #elif defined(CONFIG_PPC_T2080) || defined(CONFIG_PPC_T2081)
  699. #define CONFIG_E6500
  700. #define CONFIG_SYS_PPC64 /* 64-bit core */
  701. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  702. #define CONFIG_SYS_FSL_QORIQ_CHASSIS2 /* Freescale Chassis generation 2 */
  703. #define CONFIG_SYS_FSL_CORES_PER_CLUSTER 4
  704. #define CONFIG_SYS_FSL_NUM_CC_PLLS 2
  705. #define CONFIG_SYS_FSL_QMAN_V3
  706. #define CONFIG_MAX_CPUS 4
  707. #define CONFIG_SYS_FSL_NUM_LAWS 32
  708. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  709. #define CONFIG_SYS_NUM_FMAN 1
  710. #define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 4, 4, 4 }
  711. #define CONFIG_SYS_FSL_SRDS_1
  712. #define CONFIG_SYS_FSL_PCI_VER_3_X
  713. #if defined(CONFIG_PPC_T2080)
  714. #define CONFIG_SYS_NUM_FM1_DTSEC 8
  715. #define CONFIG_SYS_NUM_FM1_10GEC 4
  716. #define CONFIG_SYS_FSL_SRDS_2
  717. #define CONFIG_SYS_FSL_SRIO_LIODN
  718. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  719. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  720. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  721. #elif defined(CONFIG_PPC_T2081)
  722. #define CONFIG_SYS_NUM_FM1_DTSEC 6
  723. #define CONFIG_SYS_NUM_FM1_10GEC 2
  724. #endif
  725. #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
  726. #define CONFIG_NUM_DDR_CONTROLLERS 1
  727. #define CONFIG_PME_PLAT_CLK_DIV 1
  728. #define CONFIG_SYS_PME_CLK CONFIG_PME_PLAT_CLK_DIV
  729. #define CONFIG_SYS_FM1_CLK 0
  730. #define CONFIG_SYS_FSL_DDR_VER FSL_DDR_VER_4_7
  731. #define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
  732. #define CONFIG_SYS_FMAN_V3
  733. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  734. #define CONFIG_SYS_FSL_TBCLK_DIV 16
  735. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v3.0"
  736. #define CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
  737. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  738. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  739. #define CONFIG_SYS_FSL_SFP_VER_3_0
  740. #define CONFIG_SYS_FSL_ISBC_VER 2
  741. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  742. #define ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
  743. #elif defined(CONFIG_PPC_C29X)
  744. #define CONFIG_MAX_CPUS 1
  745. #define CONFIG_FSL_SDHC_V2_3
  746. #define CONFIG_SYS_FSL_NUM_LAWS 12
  747. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 3
  748. #define CONFIG_TSECV2_1
  749. #define CONFIG_SYS_FSL_SEC_COMPAT 6
  750. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  751. #define CONFIG_NUM_DDR_CONTROLLERS 1
  752. #define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
  753. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  754. #define CONFIG_SYS_FSL_ERRATUM_A005125
  755. #else
  756. #error Processor type not defined for this platform
  757. #endif
  758. #ifndef CONFIG_SYS_CCSRBAR_DEFAULT
  759. #error "CONFIG_SYS_CCSRBAR_DEFAULT is not defined for this platform."
  760. #endif
  761. #ifdef CONFIG_E6500
  762. #define CONFIG_SYS_FSL_THREADS_PER_CORE 2
  763. #else
  764. #define CONFIG_SYS_FSL_THREADS_PER_CORE 1
  765. #endif
  766. #if !defined(CONFIG_SYS_FSL_DDRC_GEN1) && \
  767. !defined(CONFIG_SYS_FSL_DDRC_GEN2) && \
  768. !defined(CONFIG_SYS_FSL_DDRC_GEN3)
  769. #define CONFIG_SYS_FSL_DDRC_GEN3
  770. #endif
  771. #endif /* _ASM_MPC85xx_CONFIG_H_ */