at91sam9261ek.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop@leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/arch/at91sam9261.h>
  26. #include <asm/arch/at91sam9261_matrix.h>
  27. #include <asm/arch/at91sam9_smc.h>
  28. #include <asm/arch/at91_common.h>
  29. #include <asm/arch/at91_pmc.h>
  30. #include <asm/arch/at91_rstc.h>
  31. #include <asm/arch/gpio.h>
  32. #include <asm/arch/io.h>
  33. #include <lcd.h>
  34. #include <atmel_lcdc.h>
  35. #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_DRIVER_DM9000)
  36. #include <net.h>
  37. #endif
  38. DECLARE_GLOBAL_DATA_PTR;
  39. /* ------------------------------------------------------------------------- */
  40. /*
  41. * Miscelaneous platform dependent initialisations
  42. */
  43. #ifdef CONFIG_CMD_NAND
  44. static void at91sam9261ek_nand_hw_init(void)
  45. {
  46. unsigned long csa;
  47. /* Enable CS3 */
  48. csa = at91_sys_read(AT91_MATRIX_EBICSA);
  49. at91_sys_write(AT91_MATRIX_EBICSA,
  50. csa | AT91_MATRIX_CS3A_SMC_SMARTMEDIA);
  51. /* Configure SMC CS3 for NAND/SmartMedia */
  52. at91_sys_write(AT91_SMC_SETUP(3),
  53. AT91_SMC_NWESETUP_(1) | AT91_SMC_NCS_WRSETUP_(0) |
  54. AT91_SMC_NRDSETUP_(1) | AT91_SMC_NCS_RDSETUP_(0));
  55. at91_sys_write(AT91_SMC_PULSE(3),
  56. AT91_SMC_NWEPULSE_(3) | AT91_SMC_NCS_WRPULSE_(3) |
  57. AT91_SMC_NRDPULSE_(3) | AT91_SMC_NCS_RDPULSE_(3));
  58. at91_sys_write(AT91_SMC_CYCLE(3),
  59. AT91_SMC_NWECYCLE_(5) | AT91_SMC_NRDCYCLE_(5));
  60. at91_sys_write(AT91_SMC_MODE(3),
  61. AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
  62. AT91_SMC_EXNWMODE_DISABLE |
  63. #ifdef CONFIG_SYS_NAND_DBW_16
  64. AT91_SMC_DBW_16 |
  65. #else /* CONFIG_SYS_NAND_DBW_8 */
  66. AT91_SMC_DBW_8 |
  67. #endif
  68. AT91_SMC_TDF_(2));
  69. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9261_ID_PIOC);
  70. /* Configure RDY/BSY */
  71. at91_set_gpio_input(AT91_PIN_PC15, 1);
  72. /* Enable NandFlash */
  73. at91_set_gpio_output(AT91_PIN_PC14, 1);
  74. at91_set_A_periph(AT91_PIN_PC0, 0); /* NANDOE */
  75. at91_set_A_periph(AT91_PIN_PC1, 0); /* NANDWE */
  76. }
  77. #endif
  78. #ifdef CONFIG_HAS_DATAFLASH
  79. static void at91sam9261ek_spi_hw_init(void)
  80. {
  81. at91_set_A_periph(AT91_PIN_PA3, 0); /* SPI0_NPCS0 */
  82. at91_set_A_periph(AT91_PIN_PA0, 0); /* SPI0_MISO */
  83. at91_set_A_periph(AT91_PIN_PA1, 0); /* SPI0_MOSI */
  84. at91_set_A_periph(AT91_PIN_PA2, 0); /* SPI0_SPCK */
  85. /* Enable clock */
  86. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9261_ID_SPI0);
  87. }
  88. #endif
  89. #ifdef CONFIG_DRIVER_DM9000
  90. static void at91sam9261ek_dm9000_hw_init(void)
  91. {
  92. /* Configure SMC CS2 for DM9000 */
  93. at91_sys_write(AT91_SMC_SETUP(2),
  94. AT91_SMC_NWESETUP_(2) | AT91_SMC_NCS_WRSETUP_(0) |
  95. AT91_SMC_NRDSETUP_(2) | AT91_SMC_NCS_RDSETUP_(0));
  96. at91_sys_write(AT91_SMC_PULSE(2),
  97. AT91_SMC_NWEPULSE_(4) | AT91_SMC_NCS_WRPULSE_(8) |
  98. AT91_SMC_NRDPULSE_(4) | AT91_SMC_NCS_RDPULSE_(8));
  99. at91_sys_write(AT91_SMC_CYCLE(2),
  100. AT91_SMC_NWECYCLE_(16) | AT91_SMC_NRDCYCLE_(16));
  101. at91_sys_write(AT91_SMC_MODE(2),
  102. AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
  103. AT91_SMC_EXNWMODE_DISABLE |
  104. AT91_SMC_BAT_WRITE | AT91_SMC_DBW_16 |
  105. AT91_SMC_TDF_(1));
  106. /* Configure Reset signal as output */
  107. at91_set_gpio_output(AT91_PIN_PC10, 0);
  108. /* Configure Interrupt pin as input, no pull-up */
  109. at91_set_gpio_input(AT91_PIN_PC11, 0);
  110. }
  111. #endif
  112. #ifdef CONFIG_LCD
  113. vidinfo_t panel_info = {
  114. vl_col: 240,
  115. vl_row: 320,
  116. vl_clk: 4965000,
  117. vl_sync: ATMEL_LCDC_INVLINE_INVERTED |
  118. ATMEL_LCDC_INVFRAME_INVERTED,
  119. vl_bpix: 3,
  120. vl_tft: 1,
  121. vl_hsync_len: 5,
  122. vl_left_margin: 1,
  123. vl_right_margin:33,
  124. vl_vsync_len: 1,
  125. vl_upper_margin:1,
  126. vl_lower_margin:0,
  127. mmio: AT91SAM9261_LCDC_BASE,
  128. };
  129. void lcd_enable(void)
  130. {
  131. at91_set_gpio_value(AT91_PIN_PA12, 0); /* power up */
  132. }
  133. void lcd_disable(void)
  134. {
  135. at91_set_gpio_value(AT91_PIN_PA12, 1); /* power down */
  136. }
  137. static void at91sam9261ek_lcd_hw_init(void)
  138. {
  139. at91_set_A_periph(AT91_PIN_PB1, 0); /* LCDHSYNC */
  140. at91_set_A_periph(AT91_PIN_PB2, 0); /* LCDDOTCK */
  141. at91_set_A_periph(AT91_PIN_PB3, 0); /* LCDDEN */
  142. at91_set_A_periph(AT91_PIN_PB4, 0); /* LCDCC */
  143. at91_set_A_periph(AT91_PIN_PB7, 0); /* LCDD2 */
  144. at91_set_A_periph(AT91_PIN_PB8, 0); /* LCDD3 */
  145. at91_set_A_periph(AT91_PIN_PB9, 0); /* LCDD4 */
  146. at91_set_A_periph(AT91_PIN_PB10, 0); /* LCDD5 */
  147. at91_set_A_periph(AT91_PIN_PB11, 0); /* LCDD6 */
  148. at91_set_A_periph(AT91_PIN_PB12, 0); /* LCDD7 */
  149. at91_set_A_periph(AT91_PIN_PB15, 0); /* LCDD10 */
  150. at91_set_A_periph(AT91_PIN_PB16, 0); /* LCDD11 */
  151. at91_set_A_periph(AT91_PIN_PB17, 0); /* LCDD12 */
  152. at91_set_A_periph(AT91_PIN_PB18, 0); /* LCDD13 */
  153. at91_set_A_periph(AT91_PIN_PB19, 0); /* LCDD14 */
  154. at91_set_A_periph(AT91_PIN_PB20, 0); /* LCDD15 */
  155. at91_set_B_periph(AT91_PIN_PB23, 0); /* LCDD18 */
  156. at91_set_B_periph(AT91_PIN_PB24, 0); /* LCDD19 */
  157. at91_set_B_periph(AT91_PIN_PB25, 0); /* LCDD20 */
  158. at91_set_B_periph(AT91_PIN_PB26, 0); /* LCDD21 */
  159. at91_set_B_periph(AT91_PIN_PB27, 0); /* LCDD22 */
  160. at91_set_B_periph(AT91_PIN_PB28, 0); /* LCDD23 */
  161. at91_sys_write(AT91_PMC_SCER, AT91_PMC_HCK1);
  162. gd->fb_base = AT91SAM9261_SRAM_BASE;
  163. }
  164. #ifdef CONFIG_LCD_INFO
  165. #include <nand.h>
  166. #include <version.h>
  167. void lcd_show_board_info(void)
  168. {
  169. ulong dram_size, nand_size;
  170. int i;
  171. char temp[32];
  172. lcd_printf ("%s\n", U_BOOT_VERSION);
  173. lcd_printf ("(C) 2008 ATMEL Corp\n");
  174. lcd_printf ("at91support@atmel.com\n");
  175. lcd_printf ("%s CPU at %s MHz\n",
  176. AT91_CPU_NAME,
  177. strmhz(temp, AT91_CPU_CLOCK));
  178. dram_size = 0;
  179. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
  180. dram_size += gd->bd->bi_dram[i].size;
  181. nand_size = 0;
  182. for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
  183. nand_size += nand_info[i].size;
  184. lcd_printf (" %ld MB SDRAM, %ld MB NAND\n",
  185. dram_size >> 20,
  186. nand_size >> 20 );
  187. }
  188. #endif /* CONFIG_LCD_INFO */
  189. #endif
  190. int board_init(void)
  191. {
  192. /* Enable Ctrlc */
  193. console_init_f();
  194. /* arch number of AT91SAM9261EK-Board */
  195. gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9261EK;
  196. /* adress of boot parameters */
  197. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  198. at91_serial_hw_init();
  199. #ifdef CONFIG_CMD_NAND
  200. at91sam9261ek_nand_hw_init();
  201. #endif
  202. #ifdef CONFIG_HAS_DATAFLASH
  203. at91sam9261ek_spi_hw_init();
  204. #endif
  205. #ifdef CONFIG_DRIVER_DM9000
  206. at91sam9261ek_dm9000_hw_init();
  207. #endif
  208. #ifdef CONFIG_LCD
  209. at91sam9261ek_lcd_hw_init();
  210. #endif
  211. return 0;
  212. }
  213. int dram_init(void)
  214. {
  215. gd->bd->bi_dram[0].start = PHYS_SDRAM;
  216. gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
  217. return 0;
  218. }
  219. #ifdef CONFIG_RESET_PHY_R
  220. void reset_phy(void)
  221. {
  222. #ifdef CONFIG_DRIVER_DM9000
  223. /*
  224. * Initialize ethernet HW addr prior to starting Linux,
  225. * needed for nfsroot
  226. */
  227. eth_init(gd->bd);
  228. #endif
  229. }
  230. #endif