sdram.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371
  1. /*
  2. * (C) Copyright 2005
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <asm/immap_85xx.h>
  26. #include <asm/processor.h>
  27. #include <asm/mmu.h>
  28. struct sdram_conf_s {
  29. unsigned long size;
  30. unsigned long reg;
  31. #ifdef CONFIG_TQM8548
  32. unsigned long refresh;
  33. #endif /* CONFIG_TQM8548 */
  34. };
  35. typedef struct sdram_conf_s sdram_conf_t;
  36. #ifdef CONFIG_TQM8548
  37. sdram_conf_t ddr_cs_conf[] = {
  38. {(512 << 20), 0x80044102, 0x0001A000}, /* 512MB, 13x10(4) */
  39. {(256 << 20), 0x80040102, 0x00014000}, /* 256MB, 13x10(4) */
  40. {(128 << 20), 0x80040101, 0x0000C000}, /* 128MB, 13x9(4) */
  41. };
  42. #else /* !CONFIG_TQM8548 */
  43. sdram_conf_t ddr_cs_conf[] = {
  44. {(512 << 20), 0x80000202}, /* 512MB, 14x10(4) */
  45. {(256 << 20), 0x80000102}, /* 256MB, 13x10(4) */
  46. {(128 << 20), 0x80000101}, /* 128MB, 13x9(4) */
  47. {( 64 << 20), 0x80000001}, /* 64MB, 12x9(4) */
  48. };
  49. #endif /* CONFIG_TQM8548 */
  50. #define N_DDR_CS_CONF (sizeof(ddr_cs_conf) / sizeof(ddr_cs_conf[0]))
  51. int cas_latency (void);
  52. /*
  53. * Autodetect onboard DDR SDRAM on 85xx platforms
  54. *
  55. * NOTE: Some of the hardcoded values are hardware dependant,
  56. * so this should be extended for other future boards
  57. * using this routine!
  58. */
  59. long int sdram_setup (int casl)
  60. {
  61. int i;
  62. volatile ccsr_ddr_t *ddr = (void *)(CFG_MPC85xx_DDR_ADDR);
  63. #ifdef CONFIG_TQM8548
  64. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  65. #else /* !CONFIG_TQM8548 */
  66. unsigned long cfg_ddr_timing1;
  67. unsigned long cfg_ddr_mode;
  68. #endif /* CONFIG_TQM8548 */
  69. /*
  70. * Disable memory controller.
  71. */
  72. ddr->cs0_config = 0;
  73. ddr->sdram_cfg = 0;
  74. #ifdef CONFIG_TQM8548
  75. ddr->cs0_bnds = (ddr_cs_conf[0].size - 1) >> 24;
  76. ddr->cs0_config = ddr_cs_conf[0].reg;
  77. ddr->timing_cfg_3 = 0x00010000;
  78. /* TIMING CFG 1, 533MHz
  79. * PRETOACT: 4 Clocks
  80. * ACTTOPRE: 12 Clocks
  81. * ACTTORW: 4 Clocks
  82. * CASLAT: 4 Clocks
  83. * REFREC: 34 Clocks
  84. * WRREC: 4 Clocks
  85. * ACTTOACT: 3 Clocks
  86. * WRTORD: 2 Clocks
  87. */
  88. ddr->timing_cfg_1 = 0x4C47A432;
  89. /* TIMING CFG 2, 533MHz
  90. * ADD_LAT: 3 Clocks
  91. * CPO: READLAT + 1
  92. * WR_LAT: 3 Clocks
  93. * RD_TO_PRE: 2 Clocks
  94. * WR_DATA_DELAY: 1/2 Clock
  95. * CKE_PLS: 1 Clock
  96. * FOUR_ACT: 13 Clocks
  97. */
  98. ddr->timing_cfg_2 = 0x3318484D;
  99. /* DDR SDRAM Mode, 533MHz
  100. * MRS: Extended Mode Register
  101. * OUT: Outputs enabled
  102. * RDQS: no
  103. * DQS: enabled
  104. * OCD: default state
  105. * RTT: 75 Ohms
  106. * Posted CAS: 3 Clocks
  107. * ODS: reduced strength
  108. * DLL: enabled
  109. * MR: Mode Register
  110. * PD: fast exit
  111. * WR: 4 Clocks
  112. * DLL: no DLL reset
  113. * TM: normal
  114. * CAS latency: 4 Clocks
  115. * BT: sequential
  116. * Burst length: 4
  117. */
  118. ddr->sdram_mode = 0x439E0642;
  119. /* DDR SDRAM Interval, 533MHz
  120. * REFINT: 1040 Clocks
  121. * BSTOPRE: 256
  122. */
  123. ddr->sdram_interval = (1040 << 16) | 0x100;
  124. /*
  125. * workaround for erratum DD10 of MPC8458 family below rev. 2.0:
  126. * DDR IO receiver must be set to an acceptable bias point by modifying
  127. * a hidden register.
  128. */
  129. if (SVR_REV (get_svr ()) < 0x20) {
  130. gur->ddrioovcr = 0x90000000; /* enable, VSEL 1.8V */
  131. }
  132. /* DDR SDRAM CFG 2
  133. * FRC_SR: normal mode
  134. * SR_IE: no self-refresh interrupt
  135. * DLL_RST_DIS: don't care, leave at reset value
  136. * DQS_CFG: differential DQS signals
  137. * ODT_CFG: assert ODT to internal IOs only during reads to DRAM
  138. * LVWx_CFG: don't care, leave at reset value
  139. * NUM_PR: 1 refresh will be issued at a time
  140. * DM_CFG: don't care, leave at reset value
  141. * D_INIT: no data initialization
  142. */
  143. ddr->sdram_cfg_2 = 0x04401000;
  144. /* DDR SDRAM MODE 2
  145. * MRS: Extended Mode Register 2
  146. */
  147. ddr->sdram_mode_2 = 0x8000C000;
  148. /* DDR SDRAM CLK CNTL
  149. * CLK_ADJUST: 1/2 Clock 0x02000000
  150. * CLK_ADJUST: 5/8 Clock 0x02800000
  151. */
  152. ddr->sdram_clk_cntl = 0x02800000;
  153. /* wait for clock stabilization */
  154. asm ("sync;isync;msync");
  155. udelay(1000);
  156. /* DDR SDRAM CLK CNTL
  157. * MEM_EN: enabled
  158. * SREN: don't care, leave at reset value
  159. * ECC_EN: no error report
  160. * RD_EN: no register DIMMs
  161. * SDRAM_TYPE: DDR2
  162. * DYN_PWR: no power management
  163. * 32_BE: don't care, leave at reset value
  164. * 8_BE: 4 beat burst
  165. * NCAP: don't care, leave at reset value
  166. * 2T_EN: 1T Timing
  167. * BA_INTLV_CTL: no interleaving
  168. * x32_EN: x16 organization
  169. * PCHB8: MA[10] for auto-precharge
  170. * HSE: half strength for single and 2-layer stacks
  171. * (full strength for 3- and 4-layer stacks no yet considered)
  172. * MEM_HALT: no halt
  173. * BI: automatic initialization
  174. */
  175. ddr->sdram_cfg = 0x83000008;
  176. asm ("sync; isync; msync");
  177. udelay(1000);
  178. #else /* !CONFIG_TQM8548 */
  179. switch (casl) {
  180. case 20:
  181. cfg_ddr_timing1 = 0x47405331 | (3 << 16);
  182. cfg_ddr_mode = 0x40020002 | (2 << 4);
  183. break;
  184. case 25:
  185. cfg_ddr_timing1 = 0x47405331 | (4 << 16);
  186. cfg_ddr_mode = 0x40020002 | (6 << 4);
  187. break;
  188. case 30:
  189. default:
  190. cfg_ddr_timing1 = 0x47405331 | (5 << 16);
  191. cfg_ddr_mode = 0x40020002 | (3 << 4);
  192. break;
  193. }
  194. ddr->cs0_bnds = (ddr_cs_conf[0].size - 1) >> 24;
  195. ddr->cs0_config = ddr_cs_conf[0].reg;
  196. ddr->timing_cfg_1 = cfg_ddr_timing1;
  197. ddr->timing_cfg_2 = 0x00000800; /* P9-45,may need tuning */
  198. ddr->sdram_mode = cfg_ddr_mode;
  199. ddr->sdram_interval = 0x05160100; /* autocharge,no open page */
  200. ddr->err_disable = 0x0000000D;
  201. asm ("sync; isync; msync");
  202. udelay (1000);
  203. ddr->sdram_cfg = 0xc2000000; /* unbuffered,no DYN_PWR */
  204. asm ("sync; isync; msync");
  205. udelay (1000);
  206. #endif /* CONFIG_TQM8548 */
  207. for (i = 0; i < N_DDR_CS_CONF; i++) {
  208. ddr->cs0_config = ddr_cs_conf[i].reg;
  209. if (get_ram_size (0, ddr_cs_conf[i].size) ==
  210. ddr_cs_conf[i].size) {
  211. /*
  212. * size detected -> set Chip Select Bounds Register
  213. */
  214. ddr->cs0_bnds = (ddr_cs_conf[i].size - 1) >> 24;
  215. break;
  216. }
  217. }
  218. #ifdef CONFIG_TQM8548
  219. if (i < N_DDR_CS_CONF) {
  220. /* Adjust refresh rate for DDR2 */
  221. ddr->timing_cfg_3 = ddr_cs_conf[i].refresh & 0x00070000;
  222. ddr->timing_cfg_1 = (ddr->timing_cfg_1 & 0xFFFF0FFF) |
  223. (ddr_cs_conf[i].refresh & 0x0000F000);
  224. return ddr_cs_conf[i].size;
  225. }
  226. #endif /* CONFIG_TQM8548 */
  227. /* return size if detected, else return 0 */
  228. return (i < N_DDR_CS_CONF) ? ddr_cs_conf[i].size : 0;
  229. }
  230. void board_add_ram_info (int use_default)
  231. {
  232. int casl;
  233. if (use_default)
  234. casl = CONFIG_DDR_DEFAULT_CL;
  235. else
  236. casl = cas_latency ();
  237. puts (" (CL=");
  238. switch (casl) {
  239. case 20:
  240. puts ("2)");
  241. break;
  242. case 25:
  243. puts ("2.5)");
  244. break;
  245. case 30:
  246. puts ("3)");
  247. break;
  248. }
  249. }
  250. long int initdram (int board_type)
  251. {
  252. long dram_size = 0;
  253. int casl;
  254. #if defined(CONFIG_DDR_DLL)
  255. /*
  256. * This DLL-Override only used on TQM8540 and TQM8560
  257. */
  258. {
  259. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  260. int i, x;
  261. x = 10;
  262. /*
  263. * Work around to stabilize DDR DLL
  264. */
  265. gur->ddrdllcr = 0x81000000;
  266. asm ("sync; isync; msync");
  267. udelay (200);
  268. while (gur->ddrdllcr != 0x81000100) {
  269. gur->devdisr = gur->devdisr | 0x00010000;
  270. asm ("sync; isync; msync");
  271. for (i = 0; i < x; i++)
  272. ;
  273. gur->devdisr = gur->devdisr & 0xfff7ffff;
  274. asm ("sync; isync; msync");
  275. x++;
  276. }
  277. }
  278. #endif
  279. casl = cas_latency ();
  280. dram_size = sdram_setup (casl);
  281. if ((dram_size == 0) && (casl != CONFIG_DDR_DEFAULT_CL)) {
  282. /*
  283. * Try again with default CAS latency
  284. */
  285. puts ("Problem with CAS lantency");
  286. board_add_ram_info (1);
  287. puts (", using default CL!\n");
  288. casl = CONFIG_DDR_DEFAULT_CL;
  289. dram_size = sdram_setup (casl);
  290. puts (" ");
  291. }
  292. return dram_size;
  293. }
  294. #if defined(CFG_DRAM_TEST)
  295. int testdram (void)
  296. {
  297. uint *pstart = (uint *) CFG_MEMTEST_START;
  298. uint *pend = (uint *) CFG_MEMTEST_END;
  299. uint *p;
  300. printf ("SDRAM test phase 1:\n");
  301. for (p = pstart; p < pend; p++)
  302. *p = 0xaaaaaaaa;
  303. for (p = pstart; p < pend; p++) {
  304. if (*p != 0xaaaaaaaa) {
  305. printf ("SDRAM test fails at: %08x\n", (uint) p);
  306. return 1;
  307. }
  308. }
  309. printf ("SDRAM test phase 2:\n");
  310. for (p = pstart; p < pend; p++)
  311. *p = 0x55555555;
  312. for (p = pstart; p < pend; p++) {
  313. if (*p != 0x55555555) {
  314. printf ("SDRAM test fails at: %08x\n", (uint) p);
  315. return 1;
  316. }
  317. }
  318. printf ("SDRAM test passed.\n");
  319. return 0;
  320. }
  321. #endif