cpu_init.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * Jeff Brown
  4. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * cpu_init.c - low level cpu init
  26. */
  27. #include <config.h>
  28. #include <common.h>
  29. #include <mpc86xx.h>
  30. #include <asm/mmu.h>
  31. #include <asm/fsl_law.h>
  32. #include "mp.h"
  33. DECLARE_GLOBAL_DATA_PTR;
  34. /*
  35. * Breathe some life into the CPU...
  36. *
  37. * Set up the memory map
  38. * initialize a bunch of registers
  39. */
  40. void cpu_init_f(void)
  41. {
  42. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  43. volatile ccsr_lbc_t *memctl = &immap->im_lbc;
  44. /* Pointer is writable since we allocated a register for it */
  45. gd = (gd_t *) (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET);
  46. /* Clear initial global data */
  47. memset ((void *) gd, 0, sizeof (gd_t));
  48. #ifdef CONFIG_FSL_LAW
  49. init_laws();
  50. #endif
  51. /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary
  52. * addresses - these have to be modified later when FLASH size
  53. * has been determined
  54. */
  55. #if defined(CONFIG_SYS_OR0_REMAP)
  56. memctl->or0 = CONFIG_SYS_OR0_REMAP;
  57. #endif
  58. #if defined(CONFIG_SYS_OR1_REMAP)
  59. memctl->or1 = CONFIG_SYS_OR1_REMAP;
  60. #endif
  61. /* now restrict to preliminary range */
  62. #if defined(CONFIG_SYS_BR0_PRELIM) && defined(CONFIG_SYS_OR0_PRELIM)
  63. memctl->br0 = CONFIG_SYS_BR0_PRELIM;
  64. memctl->or0 = CONFIG_SYS_OR0_PRELIM;
  65. #endif
  66. #if defined(CONFIG_SYS_BR1_PRELIM) && defined(CONFIG_SYS_OR1_PRELIM)
  67. memctl->or1 = CONFIG_SYS_OR1_PRELIM;
  68. memctl->br1 = CONFIG_SYS_BR1_PRELIM;
  69. #endif
  70. #if defined(CONFIG_SYS_BR2_PRELIM) && defined(CONFIG_SYS_OR2_PRELIM)
  71. memctl->or2 = CONFIG_SYS_OR2_PRELIM;
  72. memctl->br2 = CONFIG_SYS_BR2_PRELIM;
  73. #endif
  74. #if defined(CONFIG_SYS_BR3_PRELIM) && defined(CONFIG_SYS_OR3_PRELIM)
  75. memctl->or3 = CONFIG_SYS_OR3_PRELIM;
  76. memctl->br3 = CONFIG_SYS_BR3_PRELIM;
  77. #endif
  78. #if defined(CONFIG_SYS_BR4_PRELIM) && defined(CONFIG_SYS_OR4_PRELIM)
  79. memctl->or4 = CONFIG_SYS_OR4_PRELIM;
  80. memctl->br4 = CONFIG_SYS_BR4_PRELIM;
  81. #endif
  82. #if defined(CONFIG_SYS_BR5_PRELIM) && defined(CONFIG_SYS_OR5_PRELIM)
  83. memctl->or5 = CONFIG_SYS_OR5_PRELIM;
  84. memctl->br5 = CONFIG_SYS_BR5_PRELIM;
  85. #endif
  86. #if defined(CONFIG_SYS_BR6_PRELIM) && defined(CONFIG_SYS_OR6_PRELIM)
  87. memctl->or6 = CONFIG_SYS_OR6_PRELIM;
  88. memctl->br6 = CONFIG_SYS_BR6_PRELIM;
  89. #endif
  90. #if defined(CONFIG_SYS_BR7_PRELIM) && defined(CONFIG_SYS_OR7_PRELIM)
  91. memctl->or7 = CONFIG_SYS_OR7_PRELIM;
  92. memctl->br7 = CONFIG_SYS_BR7_PRELIM;
  93. #endif
  94. /* enable the timebase bit in HID0 */
  95. set_hid0(get_hid0() | 0x4000000);
  96. /* enable EMCP, SYNCBE | ABE bits in HID1 */
  97. set_hid1(get_hid1() | 0x80000C00);
  98. }
  99. /*
  100. * initialize higher level parts of CPU like timers
  101. */
  102. int cpu_init_r(void)
  103. {
  104. #if (CONFIG_NUM_CPUS > 1)
  105. setup_mp();
  106. #endif
  107. return 0;
  108. }
  109. /* Set up BAT registers */
  110. void setup_bats(void)
  111. {
  112. write_bat(DBAT0, CONFIG_SYS_DBAT0U, CONFIG_SYS_DBAT0L);
  113. write_bat(IBAT0, CONFIG_SYS_IBAT0U, CONFIG_SYS_IBAT0L);
  114. write_bat(DBAT1, CONFIG_SYS_DBAT1U, CONFIG_SYS_DBAT1L);
  115. write_bat(IBAT1, CONFIG_SYS_IBAT1U, CONFIG_SYS_IBAT1L);
  116. write_bat(DBAT2, CONFIG_SYS_DBAT2U, CONFIG_SYS_DBAT2L);
  117. write_bat(IBAT2, CONFIG_SYS_IBAT2U, CONFIG_SYS_IBAT2L);
  118. write_bat(DBAT3, CONFIG_SYS_DBAT3U, CONFIG_SYS_DBAT3L);
  119. write_bat(IBAT3, CONFIG_SYS_IBAT3U, CONFIG_SYS_IBAT3L);
  120. write_bat(DBAT4, CONFIG_SYS_DBAT4U, CONFIG_SYS_DBAT4L);
  121. write_bat(IBAT4, CONFIG_SYS_IBAT4U, CONFIG_SYS_IBAT4L);
  122. write_bat(DBAT5, CONFIG_SYS_DBAT5U, CONFIG_SYS_DBAT5L);
  123. write_bat(IBAT5, CONFIG_SYS_IBAT5U, CONFIG_SYS_IBAT5L);
  124. write_bat(DBAT6, CONFIG_SYS_DBAT6U, CONFIG_SYS_DBAT6L);
  125. write_bat(IBAT6, CONFIG_SYS_IBAT6U, CONFIG_SYS_IBAT6L);
  126. write_bat(DBAT7, CONFIG_SYS_DBAT7U, CONFIG_SYS_DBAT7L);
  127. write_bat(IBAT7, CONFIG_SYS_IBAT7U, CONFIG_SYS_IBAT7L);
  128. return;
  129. }