sdhci.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485
  1. /*
  2. * Copyright 2011, Marvell Semiconductor Inc.
  3. * Lei Wen <leiwen@marvell.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. *
  7. * Back ported to the 8xx platform (from the 8260 platform) by
  8. * Murray.Jensen@cmst.csiro.au, 27-Jan-01.
  9. */
  10. #include <common.h>
  11. #include <malloc.h>
  12. #include <mmc.h>
  13. #include <sdhci.h>
  14. void *aligned_buffer;
  15. static void sdhci_reset(struct sdhci_host *host, u8 mask)
  16. {
  17. unsigned long timeout;
  18. /* Wait max 100 ms */
  19. timeout = 100;
  20. sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
  21. while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
  22. if (timeout == 0) {
  23. printf("Reset 0x%x never completed.\n", (int)mask);
  24. return;
  25. }
  26. timeout--;
  27. udelay(1000);
  28. }
  29. }
  30. static void sdhci_cmd_done(struct sdhci_host *host, struct mmc_cmd *cmd)
  31. {
  32. int i;
  33. if (cmd->resp_type & MMC_RSP_136) {
  34. /* CRC is stripped so we need to do some shifting. */
  35. for (i = 0; i < 4; i++) {
  36. cmd->response[i] = sdhci_readl(host,
  37. SDHCI_RESPONSE + (3-i)*4) << 8;
  38. if (i != 3)
  39. cmd->response[i] |= sdhci_readb(host,
  40. SDHCI_RESPONSE + (3-i)*4-1);
  41. }
  42. } else {
  43. cmd->response[0] = sdhci_readl(host, SDHCI_RESPONSE);
  44. }
  45. }
  46. static void sdhci_transfer_pio(struct sdhci_host *host, struct mmc_data *data)
  47. {
  48. int i;
  49. char *offs;
  50. for (i = 0; i < data->blocksize; i += 4) {
  51. offs = data->dest + i;
  52. if (data->flags == MMC_DATA_READ)
  53. *(u32 *)offs = sdhci_readl(host, SDHCI_BUFFER);
  54. else
  55. sdhci_writel(host, *(u32 *)offs, SDHCI_BUFFER);
  56. }
  57. }
  58. static int sdhci_transfer_data(struct sdhci_host *host, struct mmc_data *data,
  59. unsigned int start_addr)
  60. {
  61. unsigned int stat, rdy, mask, timeout, block = 0;
  62. #ifdef CONFIG_MMC_SDMA
  63. unsigned char ctrl;
  64. ctrl = sdhci_readl(host, SDHCI_HOST_CONTROL);
  65. ctrl &= ~SDHCI_CTRL_DMA_MASK;
  66. ctrl |= SDHCI_CTRL_SDMA;
  67. sdhci_writel(host, ctrl, SDHCI_HOST_CONTROL);
  68. #endif
  69. timeout = 1000000;
  70. rdy = SDHCI_INT_SPACE_AVAIL | SDHCI_INT_DATA_AVAIL;
  71. mask = SDHCI_DATA_AVAILABLE | SDHCI_SPACE_AVAILABLE;
  72. do {
  73. stat = sdhci_readl(host, SDHCI_INT_STATUS);
  74. if (stat & SDHCI_INT_ERROR) {
  75. printf("Error detected in status(0x%X)!\n", stat);
  76. return -1;
  77. }
  78. if (stat & rdy) {
  79. if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & mask))
  80. continue;
  81. sdhci_writel(host, rdy, SDHCI_INT_STATUS);
  82. sdhci_transfer_pio(host, data);
  83. data->dest += data->blocksize;
  84. if (++block >= data->blocks)
  85. break;
  86. }
  87. #ifdef CONFIG_MMC_SDMA
  88. if (stat & SDHCI_INT_DMA_END) {
  89. sdhci_writel(host, SDHCI_INT_DMA_END, SDHCI_INT_STATUS);
  90. start_addr &= ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1);
  91. start_addr += SDHCI_DEFAULT_BOUNDARY_SIZE;
  92. sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS);
  93. }
  94. #endif
  95. if (timeout-- > 0)
  96. udelay(10);
  97. else {
  98. printf("Transfer data timeout\n");
  99. return -1;
  100. }
  101. } while (!(stat & SDHCI_INT_DATA_END));
  102. return 0;
  103. }
  104. int sdhci_send_command(struct mmc *mmc, struct mmc_cmd *cmd,
  105. struct mmc_data *data)
  106. {
  107. struct sdhci_host *host = (struct sdhci_host *)mmc->priv;
  108. unsigned int stat = 0;
  109. int ret = 0;
  110. int trans_bytes = 0, is_aligned = 1;
  111. u32 mask, flags, mode;
  112. unsigned int timeout, start_addr = 0;
  113. unsigned int retry = 10000;
  114. /* Wait max 10 ms */
  115. timeout = 10;
  116. sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
  117. mask = SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT;
  118. /* We shouldn't wait for data inihibit for stop commands, even
  119. though they might use busy signaling */
  120. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  121. mask &= ~SDHCI_DATA_INHIBIT;
  122. while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
  123. if (timeout == 0) {
  124. printf("Controller never released inhibit bit(s).\n");
  125. return COMM_ERR;
  126. }
  127. timeout--;
  128. udelay(1000);
  129. }
  130. mask = SDHCI_INT_RESPONSE;
  131. if (!(cmd->resp_type & MMC_RSP_PRESENT))
  132. flags = SDHCI_CMD_RESP_NONE;
  133. else if (cmd->resp_type & MMC_RSP_136)
  134. flags = SDHCI_CMD_RESP_LONG;
  135. else if (cmd->resp_type & MMC_RSP_BUSY) {
  136. flags = SDHCI_CMD_RESP_SHORT_BUSY;
  137. mask |= SDHCI_INT_DATA_END;
  138. } else
  139. flags = SDHCI_CMD_RESP_SHORT;
  140. if (cmd->resp_type & MMC_RSP_CRC)
  141. flags |= SDHCI_CMD_CRC;
  142. if (cmd->resp_type & MMC_RSP_OPCODE)
  143. flags |= SDHCI_CMD_INDEX;
  144. if (data)
  145. flags |= SDHCI_CMD_DATA;
  146. /*Set Transfer mode regarding to data flag*/
  147. if (data != 0) {
  148. sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
  149. mode = SDHCI_TRNS_BLK_CNT_EN;
  150. trans_bytes = data->blocks * data->blocksize;
  151. if (data->blocks > 1)
  152. mode |= SDHCI_TRNS_MULTI;
  153. if (data->flags == MMC_DATA_READ)
  154. mode |= SDHCI_TRNS_READ;
  155. #ifdef CONFIG_MMC_SDMA
  156. if (data->flags == MMC_DATA_READ)
  157. start_addr = (unsigned int)data->dest;
  158. else
  159. start_addr = (unsigned int)data->src;
  160. if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
  161. (start_addr & 0x7) != 0x0) {
  162. is_aligned = 0;
  163. start_addr = (unsigned int)aligned_buffer;
  164. if (data->flags != MMC_DATA_READ)
  165. memcpy(aligned_buffer, data->src, trans_bytes);
  166. }
  167. sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS);
  168. mode |= SDHCI_TRNS_DMA;
  169. #endif
  170. sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
  171. data->blocksize),
  172. SDHCI_BLOCK_SIZE);
  173. sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
  174. sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
  175. }
  176. sdhci_writel(host, cmd->cmdarg, SDHCI_ARGUMENT);
  177. #ifdef CONFIG_MMC_SDMA
  178. flush_cache(start_addr, trans_bytes);
  179. #endif
  180. sdhci_writew(host, SDHCI_MAKE_CMD(cmd->cmdidx, flags), SDHCI_COMMAND);
  181. do {
  182. stat = sdhci_readl(host, SDHCI_INT_STATUS);
  183. if (stat & SDHCI_INT_ERROR)
  184. break;
  185. if (--retry == 0)
  186. break;
  187. } while ((stat & mask) != mask);
  188. if (retry == 0) {
  189. if (host->quirks & SDHCI_QUIRK_BROKEN_R1B)
  190. return 0;
  191. else {
  192. printf("Timeout for status update!\n");
  193. return TIMEOUT;
  194. }
  195. }
  196. if ((stat & (SDHCI_INT_ERROR | mask)) == mask) {
  197. sdhci_cmd_done(host, cmd);
  198. sdhci_writel(host, mask, SDHCI_INT_STATUS);
  199. } else
  200. ret = -1;
  201. if (!ret && data)
  202. ret = sdhci_transfer_data(host, data, start_addr);
  203. if (host->quirks & SDHCI_QUIRK_WAIT_SEND_CMD)
  204. udelay(1000);
  205. stat = sdhci_readl(host, SDHCI_INT_STATUS);
  206. sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
  207. if (!ret) {
  208. if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
  209. !is_aligned && (data->flags == MMC_DATA_READ))
  210. memcpy(data->dest, aligned_buffer, trans_bytes);
  211. return 0;
  212. }
  213. sdhci_reset(host, SDHCI_RESET_CMD);
  214. sdhci_reset(host, SDHCI_RESET_DATA);
  215. if (stat & SDHCI_INT_TIMEOUT)
  216. return TIMEOUT;
  217. else
  218. return COMM_ERR;
  219. }
  220. static int sdhci_set_clock(struct mmc *mmc, unsigned int clock)
  221. {
  222. struct sdhci_host *host = (struct sdhci_host *)mmc->priv;
  223. unsigned int div, clk, timeout;
  224. sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
  225. if (clock == 0)
  226. return 0;
  227. if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
  228. /* Version 3.00 divisors must be a multiple of 2. */
  229. if (mmc->f_max <= clock)
  230. div = 1;
  231. else {
  232. for (div = 2; div < SDHCI_MAX_DIV_SPEC_300; div += 2) {
  233. if ((mmc->f_max / div) <= clock)
  234. break;
  235. }
  236. }
  237. } else {
  238. /* Version 2.00 divisors must be a power of 2. */
  239. for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
  240. if ((mmc->f_max / div) <= clock)
  241. break;
  242. }
  243. }
  244. div >>= 1;
  245. if (host->set_clock)
  246. host->set_clock(host->index, div);
  247. clk = (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
  248. clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
  249. << SDHCI_DIVIDER_HI_SHIFT;
  250. clk |= SDHCI_CLOCK_INT_EN;
  251. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  252. /* Wait max 20 ms */
  253. timeout = 20;
  254. while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
  255. & SDHCI_CLOCK_INT_STABLE)) {
  256. if (timeout == 0) {
  257. printf("Internal clock never stabilised.\n");
  258. return -1;
  259. }
  260. timeout--;
  261. udelay(1000);
  262. }
  263. clk |= SDHCI_CLOCK_CARD_EN;
  264. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  265. return 0;
  266. }
  267. static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
  268. {
  269. u8 pwr = 0;
  270. if (power != (unsigned short)-1) {
  271. switch (1 << power) {
  272. case MMC_VDD_165_195:
  273. pwr = SDHCI_POWER_180;
  274. break;
  275. case MMC_VDD_29_30:
  276. case MMC_VDD_30_31:
  277. pwr = SDHCI_POWER_300;
  278. break;
  279. case MMC_VDD_32_33:
  280. case MMC_VDD_33_34:
  281. pwr = SDHCI_POWER_330;
  282. break;
  283. }
  284. }
  285. if (pwr == 0) {
  286. sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
  287. return;
  288. }
  289. if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
  290. sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
  291. pwr |= SDHCI_POWER_ON;
  292. sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
  293. }
  294. void sdhci_set_ios(struct mmc *mmc)
  295. {
  296. u32 ctrl;
  297. struct sdhci_host *host = (struct sdhci_host *)mmc->priv;
  298. if (host->set_control_reg)
  299. host->set_control_reg(host);
  300. if (mmc->clock != host->clock)
  301. sdhci_set_clock(mmc, mmc->clock);
  302. /* Set bus width */
  303. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  304. if (mmc->bus_width == 8) {
  305. ctrl &= ~SDHCI_CTRL_4BITBUS;
  306. if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
  307. (host->quirks & SDHCI_QUIRK_USE_WIDE8))
  308. ctrl |= SDHCI_CTRL_8BITBUS;
  309. } else {
  310. if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
  311. ctrl &= ~SDHCI_CTRL_8BITBUS;
  312. if (mmc->bus_width == 4)
  313. ctrl |= SDHCI_CTRL_4BITBUS;
  314. else
  315. ctrl &= ~SDHCI_CTRL_4BITBUS;
  316. }
  317. if (mmc->clock > 26000000)
  318. ctrl |= SDHCI_CTRL_HISPD;
  319. else
  320. ctrl &= ~SDHCI_CTRL_HISPD;
  321. if (host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)
  322. ctrl &= ~SDHCI_CTRL_HISPD;
  323. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  324. }
  325. int sdhci_init(struct mmc *mmc)
  326. {
  327. struct sdhci_host *host = (struct sdhci_host *)mmc->priv;
  328. if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) && !aligned_buffer) {
  329. aligned_buffer = memalign(8, 512*1024);
  330. if (!aligned_buffer) {
  331. printf("Aligned buffer alloc failed!!!");
  332. return -1;
  333. }
  334. }
  335. sdhci_set_power(host, fls(mmc->voltages) - 1);
  336. if (host->quirks & SDHCI_QUIRK_NO_CD) {
  337. unsigned int status;
  338. sdhci_writel(host, SDHCI_CTRL_CD_TEST_INS | SDHCI_CTRL_CD_TEST,
  339. SDHCI_HOST_CONTROL);
  340. status = sdhci_readl(host, SDHCI_PRESENT_STATE);
  341. while ((!(status & SDHCI_CARD_PRESENT)) ||
  342. (!(status & SDHCI_CARD_STATE_STABLE)) ||
  343. (!(status & SDHCI_CARD_DETECT_PIN_LEVEL)))
  344. status = sdhci_readl(host, SDHCI_PRESENT_STATE);
  345. }
  346. /* Enable only interrupts served by the SD controller */
  347. sdhci_writel(host, SDHCI_INT_DATA_MASK | SDHCI_INT_CMD_MASK
  348. , SDHCI_INT_ENABLE);
  349. /* Mask all sdhci interrupt sources */
  350. sdhci_writel(host, 0x0, SDHCI_SIGNAL_ENABLE);
  351. return 0;
  352. }
  353. int add_sdhci(struct sdhci_host *host, u32 max_clk, u32 min_clk)
  354. {
  355. struct mmc *mmc;
  356. unsigned int caps;
  357. mmc = malloc(sizeof(struct mmc));
  358. if (!mmc) {
  359. printf("mmc malloc fail!\n");
  360. return -1;
  361. }
  362. mmc->priv = host;
  363. host->mmc = mmc;
  364. sprintf(mmc->name, "%s", host->name);
  365. mmc->send_cmd = sdhci_send_command;
  366. mmc->set_ios = sdhci_set_ios;
  367. mmc->init = sdhci_init;
  368. mmc->getcd = NULL;
  369. mmc->getwp = NULL;
  370. caps = sdhci_readl(host, SDHCI_CAPABILITIES);
  371. #ifdef CONFIG_MMC_SDMA
  372. if (!(caps & SDHCI_CAN_DO_SDMA)) {
  373. printf("Your controller don't support sdma!!\n");
  374. return -1;
  375. }
  376. #endif
  377. if (max_clk)
  378. mmc->f_max = max_clk;
  379. else {
  380. if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
  381. mmc->f_max = (caps & SDHCI_CLOCK_V3_BASE_MASK)
  382. >> SDHCI_CLOCK_BASE_SHIFT;
  383. else
  384. mmc->f_max = (caps & SDHCI_CLOCK_BASE_MASK)
  385. >> SDHCI_CLOCK_BASE_SHIFT;
  386. mmc->f_max *= 1000000;
  387. }
  388. if (mmc->f_max == 0) {
  389. printf("Hardware doesn't specify base clock frequency\n");
  390. return -1;
  391. }
  392. if (min_clk)
  393. mmc->f_min = min_clk;
  394. else {
  395. if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
  396. mmc->f_min = mmc->f_max / SDHCI_MAX_DIV_SPEC_300;
  397. else
  398. mmc->f_min = mmc->f_max / SDHCI_MAX_DIV_SPEC_200;
  399. }
  400. mmc->voltages = 0;
  401. if (caps & SDHCI_CAN_VDD_330)
  402. mmc->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34;
  403. if (caps & SDHCI_CAN_VDD_300)
  404. mmc->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31;
  405. if (caps & SDHCI_CAN_VDD_180)
  406. mmc->voltages |= MMC_VDD_165_195;
  407. if (host->quirks & SDHCI_QUIRK_BROKEN_VOLTAGE)
  408. mmc->voltages |= host->voltages;
  409. mmc->host_caps = MMC_MODE_HS | MMC_MODE_HS_52MHz | MMC_MODE_4BIT;
  410. if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
  411. if (caps & SDHCI_CAN_DO_8BIT)
  412. mmc->host_caps |= MMC_MODE_8BIT;
  413. }
  414. if (host->host_caps)
  415. mmc->host_caps |= host->host_caps;
  416. sdhci_reset(host, SDHCI_RESET_ALL);
  417. mmc_register(mmc);
  418. return 0;
  419. }