s5p_sdhci.c 2.2 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788
  1. /*
  2. * (C) Copyright 2012 SAMSUNG Electronics
  3. * Jaehoon Chung <jh80.chung@samsung.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <malloc.h>
  9. #include <sdhci.h>
  10. #include <asm/arch/mmc.h>
  11. #include <asm/arch/clk.h>
  12. static char *S5P_NAME = "SAMSUNG SDHCI";
  13. static void s5p_sdhci_set_control_reg(struct sdhci_host *host)
  14. {
  15. unsigned long val, ctrl;
  16. /*
  17. * SELCLKPADDS[17:16]
  18. * 00 = 2mA
  19. * 01 = 4mA
  20. * 10 = 7mA
  21. * 11 = 9mA
  22. */
  23. sdhci_writel(host, SDHCI_CTRL4_DRIVE_MASK(0x3), SDHCI_CONTROL4);
  24. val = sdhci_readl(host, SDHCI_CONTROL2);
  25. val &= SDHCI_CTRL2_SELBASECLK_SHIFT;
  26. val |= SDHCI_CTRL2_ENSTAASYNCCLR |
  27. SDHCI_CTRL2_ENCMDCNFMSK |
  28. SDHCI_CTRL2_ENFBCLKRX |
  29. SDHCI_CTRL2_ENCLKOUTHOLD;
  30. sdhci_writel(host, val, SDHCI_CONTROL2);
  31. /*
  32. * FCSEL3[31] FCSEL2[23] FCSEL1[15] FCSEL0[7]
  33. * FCSel[1:0] : Rx Feedback Clock Delay Control
  34. * Inverter delay means10ns delay if SDCLK 50MHz setting
  35. * 01 = Delay1 (basic delay)
  36. * 11 = Delay2 (basic delay + 2ns)
  37. * 00 = Delay3 (inverter delay)
  38. * 10 = Delay4 (inverter delay + 2ns)
  39. */
  40. val = SDHCI_CTRL3_FCSEL0 | SDHCI_CTRL3_FCSEL1;
  41. sdhci_writel(host, val, SDHCI_CONTROL3);
  42. /*
  43. * SELBASECLK[5:4]
  44. * 00/01 = HCLK
  45. * 10 = EPLL
  46. * 11 = XTI or XEXTCLK
  47. */
  48. ctrl = sdhci_readl(host, SDHCI_CONTROL2);
  49. ctrl &= ~SDHCI_CTRL2_SELBASECLK_MASK(0x3);
  50. ctrl |= SDHCI_CTRL2_SELBASECLK_MASK(0x2);
  51. sdhci_writel(host, ctrl, SDHCI_CONTROL2);
  52. }
  53. int s5p_sdhci_init(u32 regbase, int index, int bus_width)
  54. {
  55. struct sdhci_host *host = NULL;
  56. host = (struct sdhci_host *)malloc(sizeof(struct sdhci_host));
  57. if (!host) {
  58. printf("sdhci__host malloc fail!\n");
  59. return 1;
  60. }
  61. host->name = S5P_NAME;
  62. host->ioaddr = (void *)regbase;
  63. host->quirks = SDHCI_QUIRK_NO_HISPD_BIT | SDHCI_QUIRK_BROKEN_VOLTAGE |
  64. SDHCI_QUIRK_BROKEN_R1B | SDHCI_QUIRK_32BIT_DMA_ADDR |
  65. SDHCI_QUIRK_WAIT_SEND_CMD | SDHCI_QUIRK_USE_WIDE8;
  66. host->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  67. host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
  68. host->set_control_reg = &s5p_sdhci_set_control_reg;
  69. host->set_clock = set_mmc_clk;
  70. host->index = index;
  71. host->host_caps = MMC_MODE_HC;
  72. if (bus_width == 8)
  73. host->host_caps |= MMC_MODE_8BIT;
  74. return add_sdhci(host, 52000000, 400000);
  75. }