ls1088a_common.h 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261
  1. /*
  2. * Copyright 2017 NXP
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __LS1088_COMMON_H
  7. #define __LS1088_COMMON_H
  8. /* SPL build */
  9. #ifdef CONFIG_SPL_BUILD
  10. #define SPL_NO_BOARDINFO
  11. #define SPL_NO_QIXIS
  12. #define SPL_NO_PCI
  13. #define SPL_NO_ENV
  14. #define SPL_NO_RTC
  15. #define SPL_NO_USB
  16. #define SPL_NO_SATA
  17. #define SPL_NO_QSPI
  18. #define SPL_NO_IFC
  19. #undef CONFIG_DISPLAY_CPUINFO
  20. #endif
  21. #define CONFIG_REMAKE_ELF
  22. #define CONFIG_FSL_LAYERSCAPE
  23. #define CONFIG_MP
  24. #include <asm/arch/stream_id_lsch3.h>
  25. #include <asm/arch/config.h>
  26. #include <asm/arch/soc.h>
  27. /* Link Definitions */
  28. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
  29. /* Link Definitions */
  30. #ifdef CONFIG_SPL
  31. #define CONFIG_SYS_TEXT_BASE 0x80400000
  32. #else
  33. #ifdef CONFIG_QSPI_BOOT
  34. #define CONFIG_SYS_TEXT_BASE 0x20100000
  35. #else
  36. #define CONFIG_SYS_TEXT_BASE 0x30100000
  37. #endif
  38. #endif
  39. #define CONFIG_SUPPORT_RAW_INITRD
  40. #define CONFIG_SKIP_LOWLEVEL_INIT
  41. #if !defined(CONFIG_SD_BOOT)
  42. #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
  43. #endif
  44. #define CONFIG_VERY_BIG_RAM
  45. #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
  46. #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
  47. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  48. #define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
  49. #define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 1
  50. /*
  51. * SMP Definitinos
  52. */
  53. #define CPU_RELEASE_ADDR secondary_boot_func
  54. #ifdef CONFIG_PCI
  55. #define CONFIG_CMD_PCI
  56. #endif
  57. /* Size of malloc() pool */
  58. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
  59. /* I2C */
  60. #define CONFIG_SYS_I2C
  61. #define CONFIG_SYS_I2C_MXC
  62. #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
  63. #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
  64. #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
  65. #define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */
  66. /* Serial Port */
  67. #define CONFIG_CONS_INDEX 1
  68. #define CONFIG_SYS_NS16550_SERIAL
  69. #define CONFIG_SYS_NS16550_REG_SIZE 1
  70. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0) / 2)
  71. #define CONFIG_BAUDRATE 115200
  72. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  73. #if !defined(SPL_NO_IFC) || defined(CONFIG_TARGET_LS1088AQDS)
  74. /* IFC */
  75. #define CONFIG_FSL_IFC
  76. #endif
  77. /*
  78. * During booting, IFC is mapped at the region of 0x30000000.
  79. * But this region is limited to 256MB. To accommodate NOR, promjet
  80. * and FPGA. This region is divided as below:
  81. * 0x30000000 - 0x37ffffff : 128MB : NOR flash
  82. * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
  83. * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
  84. *
  85. * To accommodate bigger NOR flash and other devices, we will map IFC
  86. * chip selects to as below:
  87. * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
  88. * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
  89. * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
  90. * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
  91. * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
  92. *
  93. * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
  94. * CONFIG_SYS_FLASH_BASE has the final address (core view)
  95. * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
  96. * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
  97. * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
  98. */
  99. #define CONFIG_SYS_FLASH_BASE 0x580000000ULL
  100. #define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
  101. #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
  102. #define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
  103. #define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
  104. #ifndef __ASSEMBLY__
  105. unsigned long long get_qixis_addr(void);
  106. #endif
  107. #define QIXIS_BASE get_qixis_addr()
  108. #define QIXIS_BASE_PHYS 0x20000000
  109. #define QIXIS_BASE_PHYS_EARLY 0xC000000
  110. #define CONFIG_SYS_NAND_BASE 0x530000000ULL
  111. #define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
  112. /* MC firmware */
  113. /* TODO Actual DPL max length needs to be confirmed with the MC FW team */
  114. #define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
  115. #define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
  116. #define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
  117. #define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
  118. #define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
  119. #define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
  120. /* Define phy_reset function to boot the MC based on mcinitcmd.
  121. * This happens late enough to properly fixup u-boot env MAC addresses.
  122. */
  123. #define CONFIG_RESET_PHY_R
  124. /*
  125. * Carve out a DDR region which will not be used by u-boot/Linux
  126. *
  127. * It will be used by MC and Debug Server. The MC region must be
  128. * 512MB aligned, so the min size to hide is 512MB.
  129. */
  130. #if defined(CONFIG_FSL_MC_ENET)
  131. #define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (512UL * 1024 * 1024)
  132. #endif
  133. /* Command line configuration */
  134. #define CONFIG_CMD_GREPENV
  135. #define CONFIG_CMD_CACHE
  136. /* Miscellaneous configurable options */
  137. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
  138. /* SATA */
  139. #ifdef CONFIG_SCSI
  140. #define CONFIG_SCSI_AHCI_PLAT
  141. #define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
  142. #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
  143. #define CONFIG_SYS_SCSI_MAX_LUN 1
  144. #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
  145. CONFIG_SYS_SCSI_MAX_LUN)
  146. #endif
  147. /* Physical Memory Map */
  148. #define CONFIG_CHIP_SELECTS_PER_CTRL 4
  149. #define CONFIG_NR_DRAM_BANKS 2
  150. #define CONFIG_HWCONFIG
  151. #define HWCONFIG_BUFFER_SIZE 128
  152. /* #define CONFIG_DISPLAY_CPUINFO */
  153. #ifndef SPL_NO_ENV
  154. /* Allow to overwrite serial and ethaddr */
  155. #define CONFIG_ENV_OVERWRITE
  156. /* Initial environment variables */
  157. #define CONFIG_EXTRA_ENV_SETTINGS \
  158. "hwconfig=fsl_ddr:bank_intlv=auto\0" \
  159. "loadaddr=0x80100000\0" \
  160. "kernel_addr=0x100000\0" \
  161. "ramdisk_addr=0x800000\0" \
  162. "ramdisk_size=0x2000000\0" \
  163. "fdt_high=0xa0000000\0" \
  164. "initrd_high=0xffffffffffffffff\0" \
  165. "kernel_start=0x581000000\0" \
  166. "kernel_load=0xa0000000\0" \
  167. "kernel_size=0x2800000\0" \
  168. "console=ttyAMA0,38400n8\0" \
  169. "mcinitcmd=fsl_mc start mc 0x580a00000" \
  170. " 0x580e00000 \0"
  171. #define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
  172. "earlycon=uart8250,mmio,0x21c0500 " \
  173. "ramdisk_size=0x3000000 default_hugepagesz=2m" \
  174. " hugepagesz=2m hugepages=256"
  175. #if defined(CONFIG_QSPI_BOOT)
  176. #define CONFIG_BOOTCOMMAND "sf probe 0:0;" \
  177. "sf read 0x80200000 0xd00000 0x100000;"\
  178. " fsl_mc apply dpl 0x80200000 &&" \
  179. " sf read $kernel_load $kernel_start" \
  180. " $kernel_size && bootm $kernel_load"
  181. #elif defined(CONFIG_SD_BOOT)
  182. #define CONFIG_BOOTCOMMAND "mmcinfo;mmc read 0x80200000 0x6800 0x800;"\
  183. " fsl_mc apply dpl 0x80200000 &&" \
  184. " mmc read $kernel_load $kernel_start" \
  185. " $kernel_size && bootm $kernel_load"
  186. #else /* NOR BOOT*/
  187. #define CONFIG_BOOTCOMMAND "fsl_mc apply dpl 0x580d00000 &&" \
  188. " cp.b $kernel_start $kernel_load" \
  189. " $kernel_size && bootm $kernel_load"
  190. #endif
  191. #endif
  192. /* Monitor Command Prompt */
  193. #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
  194. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  195. sizeof(CONFIG_SYS_PROMPT) + 16)
  196. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  197. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
  198. #define CONFIG_SYS_LONGHELP
  199. #ifndef SPL_NO_ENV
  200. #define CONFIG_CMDLINE_EDITING 1
  201. #endif
  202. #define CONFIG_AUTO_COMPLETE
  203. #define CONFIG_SYS_MAXARGS 64 /* max command args */
  204. #ifdef CONFIG_SPL
  205. #define CONFIG_SPL_BSS_START_ADDR 0x80100000
  206. #define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
  207. #define CONFIG_SPL_FRAMEWORK
  208. #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
  209. #define CONFIG_SPL_MAX_SIZE 0x16000
  210. #define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
  211. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  212. #define CONFIG_SPL_TEXT_BASE 0x1800a000
  213. #define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
  214. #define CONFIG_SYS_SPL_MALLOC_START 0x80200000
  215. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  216. #endif
  217. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  218. #endif /* __LS1088_COMMON_H */