apalis_imx6.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246
  1. /*
  2. * Copyright (C) 2010-2013 Freescale Semiconductor, Inc.
  3. * Copyright (C) 2013, Boundary Devices <info@boundarydevices.com>
  4. * Copyright (C) 2014-2016, Toradex AG
  5. * copied from nitrogen6x
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <dm.h>
  11. #include <asm/arch/clock.h>
  12. #include <asm/arch/crm_regs.h>
  13. #include <asm/arch/mxc_hdmi.h>
  14. #include <asm/arch/imx-regs.h>
  15. #include <asm/arch/iomux.h>
  16. #include <asm/arch/sys_proto.h>
  17. #include <asm/arch/mx6-pins.h>
  18. #include <asm/arch/mx6-ddr.h>
  19. #include <asm/bootm.h>
  20. #include <asm/gpio.h>
  21. #include <asm/io.h>
  22. #include <asm/imx-common/iomux-v3.h>
  23. #include <asm/imx-common/mxc_i2c.h>
  24. #include <asm/imx-common/sata.h>
  25. #include <asm/imx-common/boot_mode.h>
  26. #include <asm/imx-common/video.h>
  27. #include <dm/platform_data/serial_mxc.h>
  28. #include <dm/platdata.h>
  29. #include <fsl_esdhc.h>
  30. #include <i2c.h>
  31. #include <imx_thermal.h>
  32. #include <linux/errno.h>
  33. #include <malloc.h>
  34. #include <mmc.h>
  35. #include <micrel.h>
  36. #include <miiphy.h>
  37. #include <netdev.h>
  38. #include "../common/tdx-cfg-block.h"
  39. #ifdef CONFIG_TDX_CMD_IMX_MFGR
  40. #include "pf0100.h"
  41. #endif
  42. DECLARE_GLOBAL_DATA_PTR;
  43. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  44. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  45. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  46. #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
  47. PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
  48. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  49. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  50. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  51. #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
  52. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
  53. #define BUTTON_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  54. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  55. #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  56. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  57. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  58. #define WEAK_PULLUP (PAD_CTL_PUS_100K_UP | \
  59. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  60. PAD_CTL_SRE_SLOW)
  61. #define NO_PULLUP ( \
  62. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  63. PAD_CTL_SRE_SLOW)
  64. #define WEAK_PULLDOWN (PAD_CTL_PUS_100K_DOWN | \
  65. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  66. PAD_CTL_HYS | PAD_CTL_SRE_SLOW)
  67. #define TRISTATE (PAD_CTL_HYS | PAD_CTL_SPEED_MED)
  68. #define OUTPUT_40OHM (PAD_CTL_SPEED_MED|PAD_CTL_DSE_40ohm)
  69. #define OUTPUT_RGB (PAD_CTL_SPEED_MED|PAD_CTL_DSE_60ohm|PAD_CTL_SRE_FAST)
  70. int dram_init(void)
  71. {
  72. /* use the DDR controllers configured size */
  73. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  74. (ulong)imx_ddr_size());
  75. return 0;
  76. }
  77. /* Apalis UART1 */
  78. iomux_v3_cfg_t const uart1_pads_dce[] = {
  79. MX6_PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  80. MX6_PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  81. };
  82. iomux_v3_cfg_t const uart1_pads_dte[] = {
  83. MX6_PAD_CSI0_DAT10__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  84. MX6_PAD_CSI0_DAT11__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  85. };
  86. #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
  87. /* Apalis I2C1 */
  88. struct i2c_pads_info i2c_pad_info1 = {
  89. .scl = {
  90. .i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL | PC,
  91. .gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27 | PC,
  92. .gp = IMX_GPIO_NR(5, 27)
  93. },
  94. .sda = {
  95. .i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA | PC,
  96. .gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26 | PC,
  97. .gp = IMX_GPIO_NR(5, 26)
  98. }
  99. };
  100. /* Apalis local, PMIC, SGTL5000, STMPE811 */
  101. struct i2c_pads_info i2c_pad_info_loc = {
  102. .scl = {
  103. .i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | PC,
  104. .gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12 | PC,
  105. .gp = IMX_GPIO_NR(4, 12)
  106. },
  107. .sda = {
  108. .i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | PC,
  109. .gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | PC,
  110. .gp = IMX_GPIO_NR(4, 13)
  111. }
  112. };
  113. /* Apalis I2C3 / CAM */
  114. struct i2c_pads_info i2c_pad_info3 = {
  115. .scl = {
  116. .i2c_mode = MX6_PAD_EIM_D17__I2C3_SCL | PC,
  117. .gpio_mode = MX6_PAD_EIM_D17__GPIO3_IO17 | PC,
  118. .gp = IMX_GPIO_NR(3, 17)
  119. },
  120. .sda = {
  121. .i2c_mode = MX6_PAD_EIM_D18__I2C3_SDA | PC,
  122. .gpio_mode = MX6_PAD_EIM_D18__GPIO3_IO18 | PC,
  123. .gp = IMX_GPIO_NR(3, 18)
  124. }
  125. };
  126. /* Apalis I2C2 / DDC */
  127. struct i2c_pads_info i2c_pad_info_ddc = {
  128. .scl = {
  129. .i2c_mode = MX6_PAD_EIM_EB2__HDMI_TX_DDC_SCL | PC,
  130. .gpio_mode = MX6_PAD_EIM_EB2__GPIO2_IO30 | PC,
  131. .gp = IMX_GPIO_NR(2, 30)
  132. },
  133. .sda = {
  134. .i2c_mode = MX6_PAD_EIM_D16__HDMI_TX_DDC_SDA | PC,
  135. .gpio_mode = MX6_PAD_EIM_D16__GPIO3_IO16 | PC,
  136. .gp = IMX_GPIO_NR(3, 16)
  137. }
  138. };
  139. /* Apalis MMC1 */
  140. iomux_v3_cfg_t const usdhc1_pads[] = {
  141. MX6_PAD_SD1_CLK__SD1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  142. MX6_PAD_SD1_CMD__SD1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  143. MX6_PAD_SD1_DAT0__SD1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  144. MX6_PAD_SD1_DAT1__SD1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  145. MX6_PAD_SD1_DAT2__SD1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  146. MX6_PAD_SD1_DAT3__SD1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  147. MX6_PAD_NANDF_D0__SD1_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  148. MX6_PAD_NANDF_D1__SD1_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  149. MX6_PAD_NANDF_D2__SD1_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  150. MX6_PAD_NANDF_D3__SD1_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  151. MX6_PAD_DI0_PIN4__GPIO4_IO20 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
  152. # define GPIO_MMC_CD IMX_GPIO_NR(4, 20)
  153. };
  154. /* Apalis SD1 */
  155. iomux_v3_cfg_t const usdhc2_pads[] = {
  156. MX6_PAD_SD2_CLK__SD2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  157. MX6_PAD_SD2_CMD__SD2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  158. MX6_PAD_SD2_DAT0__SD2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  159. MX6_PAD_SD2_DAT1__SD2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  160. MX6_PAD_SD2_DAT2__SD2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  161. MX6_PAD_SD2_DAT3__SD2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  162. MX6_PAD_NANDF_CS1__GPIO6_IO14 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
  163. # define GPIO_SD_CD IMX_GPIO_NR(6, 14)
  164. };
  165. /* eMMC */
  166. iomux_v3_cfg_t const usdhc3_pads[] = {
  167. MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  168. MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  169. MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  170. MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  171. MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  172. MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  173. MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  174. MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  175. MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  176. MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  177. MX6_PAD_SD3_RST__GPIO7_IO08 | MUX_PAD_CTRL(WEAK_PULLUP),
  178. };
  179. int mx6_rgmii_rework(struct phy_device *phydev)
  180. {
  181. /* control data pad skew - devaddr = 0x02, register = 0x04 */
  182. ksz9031_phy_extended_write(phydev, 0x02,
  183. MII_KSZ9031_EXT_RGMII_CTRL_SIG_SKEW,
  184. MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000);
  185. /* rx data pad skew - devaddr = 0x02, register = 0x05 */
  186. ksz9031_phy_extended_write(phydev, 0x02,
  187. MII_KSZ9031_EXT_RGMII_RX_DATA_SKEW,
  188. MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000);
  189. /* tx data pad skew - devaddr = 0x02, register = 0x05 */
  190. ksz9031_phy_extended_write(phydev, 0x02,
  191. MII_KSZ9031_EXT_RGMII_TX_DATA_SKEW,
  192. MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000);
  193. /* gtx and rx clock pad skew - devaddr = 0x02, register = 0x08 */
  194. ksz9031_phy_extended_write(phydev, 0x02,
  195. MII_KSZ9031_EXT_RGMII_CLOCK_SKEW,
  196. MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x03FF);
  197. return 0;
  198. }
  199. iomux_v3_cfg_t const enet_pads[] = {
  200. MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
  201. MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  202. MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  203. MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  204. MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  205. MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  206. MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  207. MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  208. MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
  209. MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  210. MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  211. MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  212. MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  213. MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  214. MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  215. /* KSZ9031 PHY Reset */
  216. MX6_PAD_ENET_CRS_DV__GPIO1_IO25 | MUX_PAD_CTRL(NO_PAD_CTRL),
  217. # define GPIO_ENET_PHY_RESET IMX_GPIO_NR(1, 25)
  218. };
  219. static void setup_iomux_enet(void)
  220. {
  221. imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
  222. }
  223. static int reset_enet_phy(struct mii_dev *bus)
  224. {
  225. /* Reset KSZ9031 PHY */
  226. gpio_direction_output(GPIO_ENET_PHY_RESET, 0);
  227. mdelay(10);
  228. gpio_set_value(GPIO_ENET_PHY_RESET, 1);
  229. return 0;
  230. }
  231. /* mux the Apalis GPIO pins, so they can be used from the U-Boot cmdline */
  232. iomux_v3_cfg_t const gpio_pads[] = {
  233. /* Apalis GPIO1 - GPIO8 */
  234. MX6_PAD_NANDF_D4__GPIO2_IO04 | MUX_PAD_CTRL(WEAK_PULLUP),
  235. MX6_PAD_NANDF_D5__GPIO2_IO05 | MUX_PAD_CTRL(WEAK_PULLUP),
  236. MX6_PAD_NANDF_D6__GPIO2_IO06 | MUX_PAD_CTRL(WEAK_PULLUP),
  237. MX6_PAD_NANDF_D7__GPIO2_IO07 | MUX_PAD_CTRL(WEAK_PULLUP),
  238. MX6_PAD_NANDF_RB0__GPIO6_IO10 | MUX_PAD_CTRL(WEAK_PULLUP),
  239. MX6_PAD_NANDF_WP_B__GPIO6_IO09 | MUX_PAD_CTRL(WEAK_PULLUP),
  240. MX6_PAD_GPIO_2__GPIO1_IO02 | MUX_PAD_CTRL(WEAK_PULLDOWN),
  241. MX6_PAD_GPIO_6__GPIO1_IO06 | MUX_PAD_CTRL(WEAK_PULLUP),
  242. MX6_PAD_GPIO_4__GPIO1_IO04 | MUX_PAD_CTRL(WEAK_PULLUP),
  243. };
  244. static void setup_iomux_gpio(void)
  245. {
  246. imx_iomux_v3_setup_multiple_pads(gpio_pads, ARRAY_SIZE(gpio_pads));
  247. }
  248. iomux_v3_cfg_t const usb_pads[] = {
  249. /* USBH_EN */
  250. MX6_PAD_GPIO_0__GPIO1_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL),
  251. # define GPIO_USBH_EN IMX_GPIO_NR(1, 0)
  252. /* USB_VBUS_DET */
  253. MX6_PAD_EIM_D28__GPIO3_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL),
  254. # define GPIO_USB_VBUS_DET IMX_GPIO_NR(3, 28)
  255. /* USBO1_ID */
  256. MX6_PAD_ENET_RX_ER__USB_OTG_ID | MUX_PAD_CTRL(WEAK_PULLUP),
  257. /* USBO1_EN */
  258. MX6_PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL),
  259. # define GPIO_USBO_EN IMX_GPIO_NR(3, 22)
  260. };
  261. /*
  262. * UARTs are used in DTE mode, switch the mode on all UARTs before
  263. * any pinmuxing connects a (DCE) output to a transceiver output.
  264. */
  265. #define UFCR 0x90 /* FIFO Control Register */
  266. #define UFCR_DCEDTE (1<<6) /* DCE=0 */
  267. static void setup_dtemode_uart(void)
  268. {
  269. setbits_le32((u32 *)(UART1_BASE + UFCR), UFCR_DCEDTE);
  270. setbits_le32((u32 *)(UART2_BASE + UFCR), UFCR_DCEDTE);
  271. setbits_le32((u32 *)(UART4_BASE + UFCR), UFCR_DCEDTE);
  272. setbits_le32((u32 *)(UART5_BASE + UFCR), UFCR_DCEDTE);
  273. }
  274. static void setup_dcemode_uart(void)
  275. {
  276. clrbits_le32((u32 *)(UART1_BASE + UFCR), UFCR_DCEDTE);
  277. clrbits_le32((u32 *)(UART2_BASE + UFCR), UFCR_DCEDTE);
  278. clrbits_le32((u32 *)(UART4_BASE + UFCR), UFCR_DCEDTE);
  279. clrbits_le32((u32 *)(UART5_BASE + UFCR), UFCR_DCEDTE);
  280. }
  281. static void setup_iomux_dte_uart(void)
  282. {
  283. setup_dtemode_uart();
  284. imx_iomux_v3_setup_multiple_pads(uart1_pads_dte,
  285. ARRAY_SIZE(uart1_pads_dte));
  286. }
  287. static void setup_iomux_dce_uart(void)
  288. {
  289. setup_dcemode_uart();
  290. imx_iomux_v3_setup_multiple_pads(uart1_pads_dce,
  291. ARRAY_SIZE(uart1_pads_dce));
  292. }
  293. #ifdef CONFIG_USB_EHCI_MX6
  294. int board_ehci_hcd_init(int port)
  295. {
  296. imx_iomux_v3_setup_multiple_pads(usb_pads, ARRAY_SIZE(usb_pads));
  297. return 0;
  298. }
  299. int board_ehci_power(int port, int on)
  300. {
  301. switch (port) {
  302. case 0:
  303. /* control OTG power */
  304. gpio_direction_output(GPIO_USBO_EN, on);
  305. mdelay(100);
  306. break;
  307. case 1:
  308. /* Control MXM USBH */
  309. gpio_direction_output(GPIO_USBH_EN, on);
  310. mdelay(2);
  311. /* Control onboard USB Hub VBUS */
  312. gpio_direction_output(GPIO_USB_VBUS_DET, on);
  313. mdelay(100);
  314. break;
  315. default:
  316. break;
  317. }
  318. return 0;
  319. }
  320. #endif
  321. #ifdef CONFIG_FSL_ESDHC
  322. /* use the following sequence: eMMC, MMC, SD */
  323. struct fsl_esdhc_cfg usdhc_cfg[CONFIG_SYS_FSL_USDHC_NUM] = {
  324. {USDHC3_BASE_ADDR},
  325. {USDHC1_BASE_ADDR},
  326. {USDHC2_BASE_ADDR},
  327. };
  328. int board_mmc_getcd(struct mmc *mmc)
  329. {
  330. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  331. int ret = true; /* default: assume inserted */
  332. switch (cfg->esdhc_base) {
  333. case USDHC1_BASE_ADDR:
  334. gpio_direction_input(GPIO_MMC_CD);
  335. ret = !gpio_get_value(GPIO_MMC_CD);
  336. break;
  337. case USDHC2_BASE_ADDR:
  338. gpio_direction_input(GPIO_SD_CD);
  339. ret = !gpio_get_value(GPIO_SD_CD);
  340. break;
  341. }
  342. return ret;
  343. }
  344. int board_mmc_init(bd_t *bis)
  345. {
  346. #ifndef CONFIG_SPL_BUILD
  347. s32 status = 0;
  348. u32 index = 0;
  349. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  350. usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  351. usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  352. usdhc_cfg[0].max_bus_width = 8;
  353. usdhc_cfg[1].max_bus_width = 8;
  354. usdhc_cfg[2].max_bus_width = 4;
  355. for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
  356. switch (index) {
  357. case 0:
  358. imx_iomux_v3_setup_multiple_pads(
  359. usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
  360. break;
  361. case 1:
  362. imx_iomux_v3_setup_multiple_pads(
  363. usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
  364. break;
  365. case 2:
  366. imx_iomux_v3_setup_multiple_pads(
  367. usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
  368. break;
  369. default:
  370. printf("Warning: you configured more USDHC controllers (%d) then supported by the board (%d)\n",
  371. index + 1, CONFIG_SYS_FSL_USDHC_NUM);
  372. return status;
  373. }
  374. status |= fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
  375. }
  376. return status;
  377. #else
  378. struct src *psrc = (struct src *)SRC_BASE_ADDR;
  379. unsigned reg = readl(&psrc->sbmr1) >> 11;
  380. /*
  381. * Upon reading BOOT_CFG register the following map is done:
  382. * Bit 11 and 12 of BOOT_CFG register can determine the current
  383. * mmc port
  384. * 0x1 SD1
  385. * 0x2 SD2
  386. * 0x3 SD4
  387. */
  388. switch (reg & 0x3) {
  389. case 0x0:
  390. imx_iomux_v3_setup_multiple_pads(
  391. usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
  392. usdhc_cfg[0].esdhc_base = USDHC1_BASE_ADDR;
  393. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  394. gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
  395. break;
  396. case 0x1:
  397. imx_iomux_v3_setup_multiple_pads(
  398. usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
  399. usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR;
  400. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  401. gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
  402. break;
  403. case 0x2:
  404. imx_iomux_v3_setup_multiple_pads(
  405. usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
  406. usdhc_cfg[0].esdhc_base = USDHC3_BASE_ADDR;
  407. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  408. gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
  409. break;
  410. default:
  411. puts("MMC boot device not available");
  412. }
  413. return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
  414. #endif
  415. }
  416. #endif
  417. int board_phy_config(struct phy_device *phydev)
  418. {
  419. mx6_rgmii_rework(phydev);
  420. if (phydev->drv->config)
  421. phydev->drv->config(phydev);
  422. return 0;
  423. }
  424. int board_eth_init(bd_t *bis)
  425. {
  426. uint32_t base = IMX_FEC_BASE;
  427. struct mii_dev *bus = NULL;
  428. struct phy_device *phydev = NULL;
  429. int ret;
  430. setup_iomux_enet();
  431. #ifdef CONFIG_FEC_MXC
  432. bus = fec_get_miibus(base, -1);
  433. if (!bus)
  434. return 0;
  435. bus->reset = reset_enet_phy;
  436. /* scan PHY 4,5,6,7 */
  437. phydev = phy_find_by_mask(bus, (0xf << 4), PHY_INTERFACE_MODE_RGMII);
  438. if (!phydev) {
  439. free(bus);
  440. puts("no PHY found\n");
  441. return 0;
  442. }
  443. printf("using PHY at %d\n", phydev->addr);
  444. ret = fec_probe(bis, -1, base, bus, phydev);
  445. if (ret) {
  446. printf("FEC MXC: %s:failed\n", __func__);
  447. free(phydev);
  448. free(bus);
  449. }
  450. #endif
  451. return 0;
  452. }
  453. static iomux_v3_cfg_t const pwr_intb_pads[] = {
  454. /*
  455. * the bootrom sets the iomux to vselect, potentially connecting
  456. * two outputs. Set this back to GPIO
  457. */
  458. MX6_PAD_GPIO_18__GPIO7_IO13 | MUX_PAD_CTRL(NO_PAD_CTRL)
  459. };
  460. #if defined(CONFIG_VIDEO_IPUV3)
  461. static iomux_v3_cfg_t const backlight_pads[] = {
  462. /* Backlight on RGB connector: J15 */
  463. MX6_PAD_EIM_DA13__GPIO3_IO13 | MUX_PAD_CTRL(NO_PAD_CTRL),
  464. #define RGB_BACKLIGHT_GP IMX_GPIO_NR(3, 13)
  465. /* additional CPU pin on BKL_PWM, keep in tristate */
  466. MX6_PAD_EIM_DA14__GPIO3_IO14 | MUX_PAD_CTRL(TRISTATE),
  467. /* Backlight PWM, used as GPIO in U-Boot */
  468. MX6_PAD_SD4_DAT2__GPIO2_IO10 | MUX_PAD_CTRL(NO_PAD_CTRL),
  469. #define RGB_BACKLIGHTPWM_GP IMX_GPIO_NR(2, 10)
  470. /* buffer output enable 0: buffer enabled */
  471. MX6_PAD_EIM_A25__GPIO5_IO02 | MUX_PAD_CTRL(WEAK_PULLUP),
  472. #define RGB_BACKLIGHTPWM_OE IMX_GPIO_NR(5, 2)
  473. /* PSAVE# integrated VDAC */
  474. MX6_PAD_EIM_BCLK__GPIO6_IO31 | MUX_PAD_CTRL(NO_PAD_CTRL),
  475. #define VGA_PSAVE_NOT_GP IMX_GPIO_NR(6, 31)
  476. };
  477. static iomux_v3_cfg_t const rgb_pads[] = {
  478. MX6_PAD_EIM_A16__IPU1_DI1_DISP_CLK | MUX_PAD_CTRL(OUTPUT_RGB),
  479. MX6_PAD_EIM_DA10__IPU1_DI1_PIN15 | MUX_PAD_CTRL(OUTPUT_RGB),
  480. MX6_PAD_EIM_DA11__IPU1_DI1_PIN02 | MUX_PAD_CTRL(OUTPUT_RGB),
  481. MX6_PAD_EIM_DA12__IPU1_DI1_PIN03 | MUX_PAD_CTRL(OUTPUT_RGB),
  482. MX6_PAD_EIM_DA9__IPU1_DISP1_DATA00 | MUX_PAD_CTRL(OUTPUT_RGB),
  483. MX6_PAD_EIM_DA8__IPU1_DISP1_DATA01 | MUX_PAD_CTRL(OUTPUT_RGB),
  484. MX6_PAD_EIM_DA7__IPU1_DISP1_DATA02 | MUX_PAD_CTRL(OUTPUT_RGB),
  485. MX6_PAD_EIM_DA6__IPU1_DISP1_DATA03 | MUX_PAD_CTRL(OUTPUT_RGB),
  486. MX6_PAD_EIM_DA5__IPU1_DISP1_DATA04 | MUX_PAD_CTRL(OUTPUT_RGB),
  487. MX6_PAD_EIM_DA4__IPU1_DISP1_DATA05 | MUX_PAD_CTRL(OUTPUT_RGB),
  488. MX6_PAD_EIM_DA3__IPU1_DISP1_DATA06 | MUX_PAD_CTRL(OUTPUT_RGB),
  489. MX6_PAD_EIM_DA2__IPU1_DISP1_DATA07 | MUX_PAD_CTRL(OUTPUT_RGB),
  490. MX6_PAD_EIM_DA1__IPU1_DISP1_DATA08 | MUX_PAD_CTRL(OUTPUT_RGB),
  491. MX6_PAD_EIM_DA0__IPU1_DISP1_DATA09 | MUX_PAD_CTRL(OUTPUT_RGB),
  492. MX6_PAD_EIM_EB1__IPU1_DISP1_DATA10 | MUX_PAD_CTRL(OUTPUT_RGB),
  493. MX6_PAD_EIM_EB0__IPU1_DISP1_DATA11 | MUX_PAD_CTRL(OUTPUT_RGB),
  494. MX6_PAD_EIM_A17__IPU1_DISP1_DATA12 | MUX_PAD_CTRL(OUTPUT_RGB),
  495. MX6_PAD_EIM_A18__IPU1_DISP1_DATA13 | MUX_PAD_CTRL(OUTPUT_RGB),
  496. MX6_PAD_EIM_A19__IPU1_DISP1_DATA14 | MUX_PAD_CTRL(OUTPUT_RGB),
  497. MX6_PAD_EIM_A20__IPU1_DISP1_DATA15 | MUX_PAD_CTRL(OUTPUT_RGB),
  498. MX6_PAD_EIM_A21__IPU1_DISP1_DATA16 | MUX_PAD_CTRL(OUTPUT_RGB),
  499. MX6_PAD_EIM_A22__IPU1_DISP1_DATA17 | MUX_PAD_CTRL(OUTPUT_RGB),
  500. MX6_PAD_EIM_A23__IPU1_DISP1_DATA18 | MUX_PAD_CTRL(OUTPUT_RGB),
  501. MX6_PAD_EIM_A24__IPU1_DISP1_DATA19 | MUX_PAD_CTRL(OUTPUT_RGB),
  502. MX6_PAD_EIM_D26__IPU1_DISP1_DATA22 | MUX_PAD_CTRL(OUTPUT_RGB),
  503. MX6_PAD_EIM_D27__IPU1_DISP1_DATA23 | MUX_PAD_CTRL(OUTPUT_RGB),
  504. MX6_PAD_EIM_D30__IPU1_DISP1_DATA21 | MUX_PAD_CTRL(OUTPUT_RGB),
  505. MX6_PAD_EIM_D31__IPU1_DISP1_DATA20 | MUX_PAD_CTRL(OUTPUT_RGB),
  506. };
  507. static void do_enable_hdmi(struct display_info_t const *dev)
  508. {
  509. imx_enable_hdmi_phy();
  510. }
  511. static int detect_i2c(struct display_info_t const *dev)
  512. {
  513. return (0 == i2c_set_bus_num(dev->bus)) &&
  514. (0 == i2c_probe(dev->addr));
  515. }
  516. static void enable_lvds(struct display_info_t const *dev)
  517. {
  518. struct iomuxc *iomux = (struct iomuxc *)
  519. IOMUXC_BASE_ADDR;
  520. u32 reg = readl(&iomux->gpr[2]);
  521. reg |= IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT;
  522. writel(reg, &iomux->gpr[2]);
  523. gpio_direction_output(RGB_BACKLIGHT_GP, 1);
  524. gpio_direction_output(RGB_BACKLIGHTPWM_GP, 0);
  525. gpio_direction_output(RGB_BACKLIGHTPWM_OE, 0);
  526. }
  527. static void enable_rgb(struct display_info_t const *dev)
  528. {
  529. imx_iomux_v3_setup_multiple_pads(
  530. rgb_pads,
  531. ARRAY_SIZE(rgb_pads));
  532. gpio_direction_output(RGB_BACKLIGHT_GP, 1);
  533. gpio_direction_output(RGB_BACKLIGHTPWM_GP, 0);
  534. gpio_direction_output(RGB_BACKLIGHTPWM_OE, 0);
  535. }
  536. static int detect_default(struct display_info_t const *dev)
  537. {
  538. (void) dev;
  539. return 1;
  540. }
  541. struct display_info_t const displays[] = {{
  542. .bus = -1,
  543. .addr = 0,
  544. .pixfmt = IPU_PIX_FMT_RGB24,
  545. .detect = detect_hdmi,
  546. .enable = do_enable_hdmi,
  547. .mode = {
  548. .name = "HDMI",
  549. .refresh = 60,
  550. .xres = 1024,
  551. .yres = 768,
  552. .pixclock = 15385,
  553. .left_margin = 220,
  554. .right_margin = 40,
  555. .upper_margin = 21,
  556. .lower_margin = 7,
  557. .hsync_len = 60,
  558. .vsync_len = 10,
  559. .sync = FB_SYNC_EXT,
  560. .vmode = FB_VMODE_NONINTERLACED
  561. } }, {
  562. .bus = -1,
  563. .addr = 0,
  564. .di = 1,
  565. .pixfmt = IPU_PIX_FMT_RGB24,
  566. .detect = detect_default,
  567. .enable = enable_rgb,
  568. .mode = {
  569. .name = "vga-rgb",
  570. .refresh = 60,
  571. .xres = 640,
  572. .yres = 480,
  573. .pixclock = 33000,
  574. .left_margin = 48,
  575. .right_margin = 16,
  576. .upper_margin = 31,
  577. .lower_margin = 11,
  578. .hsync_len = 96,
  579. .vsync_len = 2,
  580. .sync = 0,
  581. .vmode = FB_VMODE_NONINTERLACED
  582. } }, {
  583. .bus = -1,
  584. .addr = 0,
  585. .di = 1,
  586. .pixfmt = IPU_PIX_FMT_RGB24,
  587. .enable = enable_rgb,
  588. .mode = {
  589. .name = "wvga-rgb",
  590. .refresh = 60,
  591. .xres = 800,
  592. .yres = 480,
  593. .pixclock = 25000,
  594. .left_margin = 40,
  595. .right_margin = 88,
  596. .upper_margin = 33,
  597. .lower_margin = 10,
  598. .hsync_len = 128,
  599. .vsync_len = 2,
  600. .sync = 0,
  601. .vmode = FB_VMODE_NONINTERLACED
  602. } }, {
  603. .bus = -1,
  604. .addr = 0,
  605. .pixfmt = IPU_PIX_FMT_LVDS666,
  606. .detect = detect_i2c,
  607. .enable = enable_lvds,
  608. .mode = {
  609. .name = "wsvga-lvds",
  610. .refresh = 60,
  611. .xres = 1024,
  612. .yres = 600,
  613. .pixclock = 15385,
  614. .left_margin = 220,
  615. .right_margin = 40,
  616. .upper_margin = 21,
  617. .lower_margin = 7,
  618. .hsync_len = 60,
  619. .vsync_len = 10,
  620. .sync = FB_SYNC_EXT,
  621. .vmode = FB_VMODE_NONINTERLACED
  622. } } };
  623. size_t display_count = ARRAY_SIZE(displays);
  624. static void setup_display(void)
  625. {
  626. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  627. struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
  628. int reg;
  629. enable_ipu_clock();
  630. imx_setup_hdmi();
  631. /* Turn on LDB0,IPU,IPU DI0 clocks */
  632. reg = __raw_readl(&mxc_ccm->CCGR3);
  633. reg |= MXC_CCM_CCGR3_LDB_DI0_MASK;
  634. writel(reg, &mxc_ccm->CCGR3);
  635. /* set LDB0, LDB1 clk select to 011/011 */
  636. reg = readl(&mxc_ccm->cs2cdr);
  637. reg &= ~(MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK
  638. |MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK);
  639. reg |= (3<<MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET)
  640. |(3<<MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET);
  641. writel(reg, &mxc_ccm->cs2cdr);
  642. reg = readl(&mxc_ccm->cscmr2);
  643. reg |= MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV;
  644. writel(reg, &mxc_ccm->cscmr2);
  645. reg = readl(&mxc_ccm->chsccdr);
  646. reg |= (CHSCCDR_CLK_SEL_LDB_DI0
  647. <<MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
  648. writel(reg, &mxc_ccm->chsccdr);
  649. reg = IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES
  650. |IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH
  651. |IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW
  652. |IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG
  653. |IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT
  654. |IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG
  655. |IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT
  656. |IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED
  657. |IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0;
  658. writel(reg, &iomux->gpr[2]);
  659. reg = readl(&iomux->gpr[3]);
  660. reg = (reg & ~(IOMUXC_GPR3_LVDS0_MUX_CTL_MASK
  661. |IOMUXC_GPR3_HDMI_MUX_CTL_MASK))
  662. | (IOMUXC_GPR3_MUX_SRC_IPU1_DI0
  663. <<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET);
  664. writel(reg, &iomux->gpr[3]);
  665. /* backlight unconditionally on for now */
  666. imx_iomux_v3_setup_multiple_pads(backlight_pads,
  667. ARRAY_SIZE(backlight_pads));
  668. /* use 0 for EDT 7", use 1 for LG fullHD panel */
  669. gpio_direction_output(RGB_BACKLIGHTPWM_GP, 0);
  670. gpio_direction_output(RGB_BACKLIGHTPWM_OE, 0);
  671. gpio_direction_output(RGB_BACKLIGHT_GP, 1);
  672. }
  673. #endif /* defined(CONFIG_VIDEO_IPUV3) */
  674. int board_early_init_f(void)
  675. {
  676. imx_iomux_v3_setup_multiple_pads(pwr_intb_pads,
  677. ARRAY_SIZE(pwr_intb_pads));
  678. #ifndef CONFIG_TDX_APALIS_IMX6_V1_0
  679. setup_iomux_dte_uart();
  680. #else
  681. setup_iomux_dce_uart();
  682. #endif
  683. #if defined(CONFIG_VIDEO_IPUV3)
  684. setup_display();
  685. #endif
  686. return 0;
  687. }
  688. /*
  689. * Do not overwrite the console
  690. * Use always serial for U-Boot console
  691. */
  692. int overwrite_console(void)
  693. {
  694. return 1;
  695. }
  696. int board_init(void)
  697. {
  698. /* address of boot parameters */
  699. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  700. setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
  701. setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info_loc);
  702. setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info3);
  703. #ifdef CONFIG_TDX_CMD_IMX_MFGR
  704. (void) pmic_init();
  705. #endif
  706. #ifdef CONFIG_SATA
  707. setup_sata();
  708. #endif
  709. setup_iomux_gpio();
  710. return 0;
  711. }
  712. #ifdef CONFIG_BOARD_LATE_INIT
  713. int board_late_init(void)
  714. {
  715. #if defined(CONFIG_REVISION_TAG) && \
  716. defined(CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG)
  717. char env_str[256];
  718. u32 rev;
  719. rev = get_board_rev();
  720. snprintf(env_str, ARRAY_SIZE(env_str), "%.4x", rev);
  721. setenv("board_rev", env_str);
  722. #ifndef CONFIG_TDX_APALIS_IMX6_V1_0
  723. if ((rev & 0xfff0) == 0x0100) {
  724. char *fdt_env;
  725. /* reconfigure the UART to DCE mode dynamically if on V1.0 HW */
  726. setup_iomux_dce_uart();
  727. /* if using the default device tree, use version for V1.0 HW */
  728. fdt_env = getenv("fdt_file");
  729. if ((fdt_env != NULL) && (strcmp(FDT_FILE, fdt_env) == 0)) {
  730. setenv("fdt_file", FDT_FILE_V1_0);
  731. printf("patching fdt_file to " FDT_FILE_V1_0 "\n");
  732. #ifndef CONFIG_ENV_IS_NOWHERE
  733. saveenv();
  734. #endif
  735. }
  736. }
  737. #endif /* CONFIG_TDX_APALIS_IMX6_V1_0 */
  738. #endif /* CONFIG_REVISION_TAG */
  739. return 0;
  740. }
  741. #endif /* CONFIG_BOARD_LATE_INIT */
  742. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_SYSTEM_SETUP)
  743. int ft_system_setup(void *blob, bd_t *bd)
  744. {
  745. return 0;
  746. }
  747. #endif
  748. int checkboard(void)
  749. {
  750. char it[] = " IT";
  751. int minc, maxc;
  752. switch (get_cpu_temp_grade(&minc, &maxc)) {
  753. case TEMP_AUTOMOTIVE:
  754. case TEMP_INDUSTRIAL:
  755. break;
  756. case TEMP_EXTCOMMERCIAL:
  757. default:
  758. it[0] = 0;
  759. };
  760. printf("Model: Toradex Apalis iMX6 %s %s%s\n",
  761. is_cpu_type(MXC_CPU_MX6D) ? "Dual" : "Quad",
  762. (gd->ram_size == 0x80000000) ? "2GB" :
  763. (gd->ram_size == 0x40000000) ? "1GB" : "512MB", it);
  764. return 0;
  765. }
  766. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  767. int ft_board_setup(void *blob, bd_t *bd)
  768. {
  769. return ft_common_board_setup(blob, bd);
  770. }
  771. #endif
  772. #ifdef CONFIG_CMD_BMODE
  773. static const struct boot_mode board_boot_modes[] = {
  774. /* 4-bit bus width */
  775. {"mmc", MAKE_CFGVAL(0x40, 0x20, 0x00, 0x00)},
  776. {"sd", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
  777. {NULL, 0},
  778. };
  779. #endif
  780. int misc_init_r(void)
  781. {
  782. #ifdef CONFIG_CMD_BMODE
  783. add_board_boot_modes(board_boot_modes);
  784. #endif
  785. return 0;
  786. }
  787. #ifdef CONFIG_LDO_BYPASS_CHECK
  788. /* TODO, use external pmic, for now always ldo_enable */
  789. void ldo_mode_set(int ldo_bypass)
  790. {
  791. return;
  792. }
  793. #endif
  794. #ifdef CONFIG_SPL_BUILD
  795. #include <spl.h>
  796. #include <libfdt.h>
  797. #include "asm/arch/mx6q-ddr.h"
  798. #include "asm/arch/iomux.h"
  799. #include "asm/arch/crm_regs.h"
  800. static int mx6_com_dcd_table[] = {
  801. /* ddr-setup.cfg */
  802. MX6_IOM_DRAM_SDQS0, 0x00000030,
  803. MX6_IOM_DRAM_SDQS1, 0x00000030,
  804. MX6_IOM_DRAM_SDQS2, 0x00000030,
  805. MX6_IOM_DRAM_SDQS3, 0x00000030,
  806. MX6_IOM_DRAM_SDQS4, 0x00000030,
  807. MX6_IOM_DRAM_SDQS5, 0x00000030,
  808. MX6_IOM_DRAM_SDQS6, 0x00000030,
  809. MX6_IOM_DRAM_SDQS7, 0x00000030,
  810. MX6_IOM_GRP_B0DS, 0x00000030,
  811. MX6_IOM_GRP_B1DS, 0x00000030,
  812. MX6_IOM_GRP_B2DS, 0x00000030,
  813. MX6_IOM_GRP_B3DS, 0x00000030,
  814. MX6_IOM_GRP_B4DS, 0x00000030,
  815. MX6_IOM_GRP_B5DS, 0x00000030,
  816. MX6_IOM_GRP_B6DS, 0x00000030,
  817. MX6_IOM_GRP_B7DS, 0x00000030,
  818. MX6_IOM_GRP_ADDDS, 0x00000030,
  819. /* 40 Ohm drive strength for cs0/1,sdba2,cke0/1,sdwe */
  820. MX6_IOM_GRP_CTLDS, 0x00000030,
  821. MX6_IOM_DRAM_DQM0, 0x00020030,
  822. MX6_IOM_DRAM_DQM1, 0x00020030,
  823. MX6_IOM_DRAM_DQM2, 0x00020030,
  824. MX6_IOM_DRAM_DQM3, 0x00020030,
  825. MX6_IOM_DRAM_DQM4, 0x00020030,
  826. MX6_IOM_DRAM_DQM5, 0x00020030,
  827. MX6_IOM_DRAM_DQM6, 0x00020030,
  828. MX6_IOM_DRAM_DQM7, 0x00020030,
  829. MX6_IOM_DRAM_CAS, 0x00020030,
  830. MX6_IOM_DRAM_RAS, 0x00020030,
  831. MX6_IOM_DRAM_SDCLK_0, 0x00020030,
  832. MX6_IOM_DRAM_SDCLK_1, 0x00020030,
  833. MX6_IOM_DRAM_RESET, 0x00020030,
  834. MX6_IOM_DRAM_SDCKE0, 0x00003000,
  835. MX6_IOM_DRAM_SDCKE1, 0x00003000,
  836. MX6_IOM_DRAM_SDODT0, 0x00003030,
  837. MX6_IOM_DRAM_SDODT1, 0x00003030,
  838. /* (differential input) */
  839. MX6_IOM_DDRMODE_CTL, 0x00020000,
  840. /* (differential input) */
  841. MX6_IOM_GRP_DDRMODE, 0x00020000,
  842. /* disable ddr pullups */
  843. MX6_IOM_GRP_DDRPKE, 0x00000000,
  844. MX6_IOM_DRAM_SDBA2, 0x00000000,
  845. /* 40 Ohm drive strength for cs0/1,sdba2,cke0/1,sdwe */
  846. MX6_IOM_GRP_DDR_TYPE, 0x000C0000,
  847. /* Read data DQ Byte0-3 delay */
  848. MX6_MMDC_P0_MPRDDQBY0DL, 0x33333333,
  849. MX6_MMDC_P0_MPRDDQBY1DL, 0x33333333,
  850. MX6_MMDC_P0_MPRDDQBY2DL, 0x33333333,
  851. MX6_MMDC_P0_MPRDDQBY3DL, 0x33333333,
  852. MX6_MMDC_P1_MPRDDQBY0DL, 0x33333333,
  853. MX6_MMDC_P1_MPRDDQBY1DL, 0x33333333,
  854. MX6_MMDC_P1_MPRDDQBY2DL, 0x33333333,
  855. MX6_MMDC_P1_MPRDDQBY3DL, 0x33333333,
  856. /*
  857. * MDMISC mirroring interleaved (row/bank/col)
  858. */
  859. MX6_MMDC_P0_MDMISC, 0x00081740,
  860. /*
  861. * MDSCR con_req
  862. */
  863. MX6_MMDC_P0_MDSCR, 0x00008000,
  864. /* 1066mhz_4x128mx16.cfg */
  865. MX6_MMDC_P0_MDPDC, 0x00020036,
  866. MX6_MMDC_P0_MDCFG0, 0x555A7954,
  867. MX6_MMDC_P0_MDCFG1, 0xDB328F64,
  868. MX6_MMDC_P0_MDCFG2, 0x01FF00DB,
  869. MX6_MMDC_P0_MDRWD, 0x000026D2,
  870. MX6_MMDC_P0_MDOR, 0x005A1023,
  871. MX6_MMDC_P0_MDOTC, 0x09555050,
  872. MX6_MMDC_P0_MDPDC, 0x00025576,
  873. MX6_MMDC_P0_MDASP, 0x00000027,
  874. MX6_MMDC_P0_MDCTL, 0x831A0000,
  875. MX6_MMDC_P0_MDSCR, 0x04088032,
  876. MX6_MMDC_P0_MDSCR, 0x00008033,
  877. MX6_MMDC_P0_MDSCR, 0x00428031,
  878. MX6_MMDC_P0_MDSCR, 0x19308030,
  879. MX6_MMDC_P0_MDSCR, 0x04008040,
  880. MX6_MMDC_P0_MPZQHWCTRL, 0xA1390003,
  881. MX6_MMDC_P1_MPZQHWCTRL, 0xA1390003,
  882. MX6_MMDC_P0_MDREF, 0x00005800,
  883. MX6_MMDC_P0_MPODTCTRL, 0x00000000,
  884. MX6_MMDC_P1_MPODTCTRL, 0x00000000,
  885. MX6_MMDC_P0_MPDGCTRL0, 0x432A0338,
  886. MX6_MMDC_P0_MPDGCTRL1, 0x03260324,
  887. MX6_MMDC_P1_MPDGCTRL0, 0x43340344,
  888. MX6_MMDC_P1_MPDGCTRL1, 0x031E027C,
  889. MX6_MMDC_P0_MPRDDLCTL, 0x33272D2E,
  890. MX6_MMDC_P1_MPRDDLCTL, 0x2F312B37,
  891. MX6_MMDC_P0_MPWRDLCTL, 0x3A35433C,
  892. MX6_MMDC_P1_MPWRDLCTL, 0x4336453F,
  893. MX6_MMDC_P0_MPWLDECTRL0, 0x0009000E,
  894. MX6_MMDC_P0_MPWLDECTRL1, 0x0018000B,
  895. MX6_MMDC_P1_MPWLDECTRL0, 0x00060015,
  896. MX6_MMDC_P1_MPWLDECTRL1, 0x0006000E,
  897. MX6_MMDC_P0_MPMUR0, 0x00000800,
  898. MX6_MMDC_P1_MPMUR0, 0x00000800,
  899. MX6_MMDC_P0_MDSCR, 0x00000000,
  900. MX6_MMDC_P0_MAPSR, 0x00011006,
  901. };
  902. static int mx6_it_dcd_table[] = {
  903. /* ddr-setup.cfg */
  904. MX6_IOM_DRAM_SDQS0, 0x00000030,
  905. MX6_IOM_DRAM_SDQS1, 0x00000030,
  906. MX6_IOM_DRAM_SDQS2, 0x00000030,
  907. MX6_IOM_DRAM_SDQS3, 0x00000030,
  908. MX6_IOM_DRAM_SDQS4, 0x00000030,
  909. MX6_IOM_DRAM_SDQS5, 0x00000030,
  910. MX6_IOM_DRAM_SDQS6, 0x00000030,
  911. MX6_IOM_DRAM_SDQS7, 0x00000030,
  912. MX6_IOM_GRP_B0DS, 0x00000030,
  913. MX6_IOM_GRP_B1DS, 0x00000030,
  914. MX6_IOM_GRP_B2DS, 0x00000030,
  915. MX6_IOM_GRP_B3DS, 0x00000030,
  916. MX6_IOM_GRP_B4DS, 0x00000030,
  917. MX6_IOM_GRP_B5DS, 0x00000030,
  918. MX6_IOM_GRP_B6DS, 0x00000030,
  919. MX6_IOM_GRP_B7DS, 0x00000030,
  920. MX6_IOM_GRP_ADDDS, 0x00000030,
  921. /* 40 Ohm drive strength for cs0/1,sdba2,cke0/1,sdwe */
  922. MX6_IOM_GRP_CTLDS, 0x00000030,
  923. MX6_IOM_DRAM_DQM0, 0x00020030,
  924. MX6_IOM_DRAM_DQM1, 0x00020030,
  925. MX6_IOM_DRAM_DQM2, 0x00020030,
  926. MX6_IOM_DRAM_DQM3, 0x00020030,
  927. MX6_IOM_DRAM_DQM4, 0x00020030,
  928. MX6_IOM_DRAM_DQM5, 0x00020030,
  929. MX6_IOM_DRAM_DQM6, 0x00020030,
  930. MX6_IOM_DRAM_DQM7, 0x00020030,
  931. MX6_IOM_DRAM_CAS, 0x00020030,
  932. MX6_IOM_DRAM_RAS, 0x00020030,
  933. MX6_IOM_DRAM_SDCLK_0, 0x00020030,
  934. MX6_IOM_DRAM_SDCLK_1, 0x00020030,
  935. MX6_IOM_DRAM_RESET, 0x00020030,
  936. MX6_IOM_DRAM_SDCKE0, 0x00003000,
  937. MX6_IOM_DRAM_SDCKE1, 0x00003000,
  938. MX6_IOM_DRAM_SDODT0, 0x00003030,
  939. MX6_IOM_DRAM_SDODT1, 0x00003030,
  940. /* (differential input) */
  941. MX6_IOM_DDRMODE_CTL, 0x00020000,
  942. /* (differential input) */
  943. MX6_IOM_GRP_DDRMODE, 0x00020000,
  944. /* disable ddr pullups */
  945. MX6_IOM_GRP_DDRPKE, 0x00000000,
  946. MX6_IOM_DRAM_SDBA2, 0x00000000,
  947. /* 40 Ohm drive strength for cs0/1,sdba2,cke0/1,sdwe */
  948. MX6_IOM_GRP_DDR_TYPE, 0x000C0000,
  949. /* Read data DQ Byte0-3 delay */
  950. MX6_MMDC_P0_MPRDDQBY0DL, 0x33333333,
  951. MX6_MMDC_P0_MPRDDQBY1DL, 0x33333333,
  952. MX6_MMDC_P0_MPRDDQBY2DL, 0x33333333,
  953. MX6_MMDC_P0_MPRDDQBY3DL, 0x33333333,
  954. MX6_MMDC_P1_MPRDDQBY0DL, 0x33333333,
  955. MX6_MMDC_P1_MPRDDQBY1DL, 0x33333333,
  956. MX6_MMDC_P1_MPRDDQBY2DL, 0x33333333,
  957. MX6_MMDC_P1_MPRDDQBY3DL, 0x33333333,
  958. /*
  959. * MDMISC mirroring interleaved (row/bank/col)
  960. */
  961. MX6_MMDC_P0_MDMISC, 0x00081740,
  962. /*
  963. * MDSCR con_req
  964. */
  965. MX6_MMDC_P0_MDSCR, 0x00008000,
  966. /* 1066mhz_4x256mx16.cfg */
  967. MX6_MMDC_P0_MDPDC, 0x00020036,
  968. MX6_MMDC_P0_MDCFG0, 0x898E78f5,
  969. MX6_MMDC_P0_MDCFG1, 0xff328f64,
  970. MX6_MMDC_P0_MDCFG2, 0x01FF00DB,
  971. MX6_MMDC_P0_MDRWD, 0x000026D2,
  972. MX6_MMDC_P0_MDOR, 0x008E1023,
  973. MX6_MMDC_P0_MDOTC, 0x09444040,
  974. MX6_MMDC_P0_MDPDC, 0x00025576,
  975. MX6_MMDC_P0_MDASP, 0x00000047,
  976. MX6_MMDC_P0_MDCTL, 0x841A0000,
  977. MX6_MMDC_P0_MDSCR, 0x02888032,
  978. MX6_MMDC_P0_MDSCR, 0x00008033,
  979. MX6_MMDC_P0_MDSCR, 0x00048031,
  980. MX6_MMDC_P0_MDSCR, 0x19408030,
  981. MX6_MMDC_P0_MDSCR, 0x04008040,
  982. MX6_MMDC_P0_MPZQHWCTRL, 0xA1390003,
  983. MX6_MMDC_P1_MPZQHWCTRL, 0xA1390003,
  984. MX6_MMDC_P0_MDREF, 0x00007800,
  985. MX6_MMDC_P0_MPODTCTRL, 0x00022227,
  986. MX6_MMDC_P1_MPODTCTRL, 0x00022227,
  987. MX6_MMDC_P0_MPDGCTRL0, 0x03300338,
  988. MX6_MMDC_P0_MPDGCTRL1, 0x03240324,
  989. MX6_MMDC_P1_MPDGCTRL0, 0x03440350,
  990. MX6_MMDC_P1_MPDGCTRL1, 0x032C0308,
  991. MX6_MMDC_P0_MPRDDLCTL, 0x40363C3E,
  992. MX6_MMDC_P1_MPRDDLCTL, 0x3C3E3C46,
  993. MX6_MMDC_P0_MPWRDLCTL, 0x403E463E,
  994. MX6_MMDC_P1_MPWRDLCTL, 0x4A384C46,
  995. MX6_MMDC_P0_MPWLDECTRL0, 0x0009000E,
  996. MX6_MMDC_P0_MPWLDECTRL1, 0x0018000B,
  997. MX6_MMDC_P1_MPWLDECTRL0, 0x00060015,
  998. MX6_MMDC_P1_MPWLDECTRL1, 0x0006000E,
  999. MX6_MMDC_P0_MPMUR0, 0x00000800,
  1000. MX6_MMDC_P1_MPMUR0, 0x00000800,
  1001. MX6_MMDC_P0_MDSCR, 0x00000000,
  1002. MX6_MMDC_P0_MAPSR, 0x00011006,
  1003. };
  1004. static void ccgr_init(void)
  1005. {
  1006. struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  1007. writel(0x00C03F3F, &ccm->CCGR0);
  1008. writel(0x0030FC03, &ccm->CCGR1);
  1009. writel(0x0FFFFFF3, &ccm->CCGR2);
  1010. writel(0x3FF0300F, &ccm->CCGR3);
  1011. writel(0x00FFF300, &ccm->CCGR4);
  1012. writel(0x0F0000F3, &ccm->CCGR5);
  1013. writel(0x000003FF, &ccm->CCGR6);
  1014. /*
  1015. * Setup CCM_CCOSR register as follows:
  1016. *
  1017. * cko1_en = 1 --> CKO1 enabled
  1018. * cko1_div = 111 --> divide by 8
  1019. * cko1_sel = 1011 --> ahb_clk_root
  1020. *
  1021. * This sets CKO1 at ahb_clk_root/8 = 132/8 = 16.5 MHz
  1022. */
  1023. writel(0x000000FB, &ccm->ccosr);
  1024. }
  1025. static void gpr_init(void)
  1026. {
  1027. struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
  1028. /* enable AXI cache for VDOA/VPU/IPU */
  1029. writel(0xF00000CF, &iomux->gpr[4]);
  1030. /* set IPU AXI-id0 Qos=0xf(bypass) AXI-id1 Qos=0x7 */
  1031. writel(0x007F007F, &iomux->gpr[6]);
  1032. writel(0x007F007F, &iomux->gpr[7]);
  1033. }
  1034. static void ddr_init(int *table, int size)
  1035. {
  1036. int i;
  1037. for (i = 0; i < size / 2 ; i++)
  1038. writel(table[2 * i + 1], table[2 * i]);
  1039. }
  1040. static void spl_dram_init(void)
  1041. {
  1042. int minc, maxc;
  1043. switch (get_cpu_temp_grade(&minc, &maxc)) {
  1044. case TEMP_COMMERCIAL:
  1045. case TEMP_EXTCOMMERCIAL:
  1046. puts("Commercial temperature grade DDR3 timings.\n");
  1047. ddr_init(mx6_com_dcd_table, ARRAY_SIZE(mx6_com_dcd_table));
  1048. break;
  1049. case TEMP_INDUSTRIAL:
  1050. case TEMP_AUTOMOTIVE:
  1051. default:
  1052. puts("Industrial temperature grade DDR3 timings.\n");
  1053. ddr_init(mx6_it_dcd_table, ARRAY_SIZE(mx6_it_dcd_table));
  1054. break;
  1055. };
  1056. udelay(100);
  1057. }
  1058. void board_init_f(ulong dummy)
  1059. {
  1060. /* setup AIPS and disable watchdog */
  1061. arch_cpu_init();
  1062. ccgr_init();
  1063. gpr_init();
  1064. /* iomux and setup of i2c */
  1065. board_early_init_f();
  1066. /* setup GP timer */
  1067. timer_init();
  1068. /* UART clocks enabled and gd valid - init serial console */
  1069. preloader_console_init();
  1070. #ifndef CONFIG_TDX_APALIS_IMX6_V1_0
  1071. /* Make sure we use dte mode */
  1072. setup_dtemode_uart();
  1073. #endif
  1074. /* DDR initialization */
  1075. spl_dram_init();
  1076. /* Clear the BSS. */
  1077. memset(__bss_start, 0, __bss_end - __bss_start);
  1078. /* load/boot image from boot device */
  1079. board_init_r(NULL, 0);
  1080. }
  1081. void reset_cpu(ulong addr)
  1082. {
  1083. }
  1084. #endif
  1085. static struct mxc_serial_platdata mxc_serial_plat = {
  1086. .reg = (struct mxc_uart *)UART1_BASE,
  1087. .use_dte = true,
  1088. };
  1089. U_BOOT_DEVICE(mxc_serial) = {
  1090. .name = "serial_mxc",
  1091. .platdata = &mxc_serial_plat,
  1092. };