arm-mpcore.h 1.1 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546
  1. /*
  2. * Copyright (C) 2011-2014 Panasonic Corporation
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef ARCH_ARM_MPCORE_H
  7. #define ARCH_ARM_MPCORE_H
  8. /* Snoop Control Unit */
  9. #define SCU_OFFSET 0x00
  10. /* SCU Control Register */
  11. #define SCU_CTRL 0x00
  12. /* SCU Configuration Register */
  13. #define SCU_CONF 0x04
  14. /* SCU CPU Power Status Register */
  15. #define SCU_PWR_STATUS 0x08
  16. /* SCU Invalidate All Registers in Secure State */
  17. #define SCU_INV_ALL 0x0C
  18. /* SCU Filtering Start Address Register */
  19. #define SCU_FILTER_START 0x40
  20. /* SCU Filtering End Address Register */
  21. #define SCU_FILTER_END 0x44
  22. /* SCU Access Control Register */
  23. #define SCU_SAC 0x50
  24. /* SCU Non-secure Access Control Register */
  25. #define SCU_SNSAC 0x54
  26. /* Global Timer */
  27. #define GLOBAL_TIMER_OFFSET 0x200
  28. /* Global Timer Counter Registers */
  29. #define GTIMER_CNT_L 0x00
  30. #define GTIMER_CNT_H 0x04
  31. /* Global Timer Control Register */
  32. #define GTIMER_CTRL 0x08
  33. /* Global Timer Interrupt Status Register */
  34. #define GTIMER_STAT 0x0C
  35. /* Comparator Value Registers */
  36. #define GTIMER_CMP_L 0x10
  37. #define GTIMER_CMP_H 0x14
  38. /* Auto-increment Register */
  39. #define GTIMER_INC 0x18
  40. #endif /* ARCH_ARM_MPCORE_H */