mpddrc.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. /*
  2. * Copyright (C) 2013 Atmel Corporation
  3. * Bo Shen <voice.shen@atmel.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <asm/io.h>
  9. #include <asm/arch/atmel_mpddrc.h>
  10. static inline void atmel_mpddr_op(int mode, u32 ram_address)
  11. {
  12. struct atmel_mpddr *mpddr = (struct atmel_mpddr *)ATMEL_BASE_MPDDRC;
  13. writel(mode, &mpddr->mr);
  14. writel(0, ram_address);
  15. }
  16. static int ddr2_decodtype_is_seq(u32 cr)
  17. {
  18. #if defined(CONFIG_SAMA5D3) || defined(CONFIG_SAMA5D4) || \
  19. defined(CONFIG_AT91SAM9X5) || defined(CONFIG_AT91SAM9N12)
  20. if (cr & ATMEL_MPDDRC_CR_DECOD_INTERLEAVED)
  21. return 0;
  22. #endif
  23. return 1;
  24. }
  25. int ddr2_init(const unsigned int ram_address,
  26. const struct atmel_mpddr *mpddr_value)
  27. {
  28. struct atmel_mpddr *mpddr = (struct atmel_mpddr *)ATMEL_BASE_MPDDRC;
  29. u32 ba_off, cr;
  30. /* Compute bank offset according to NC in configuration register */
  31. ba_off = (mpddr_value->cr & ATMEL_MPDDRC_CR_NC_MASK) + 9;
  32. if (ddr2_decodtype_is_seq(mpddr_value->cr))
  33. ba_off += ((mpddr_value->cr & ATMEL_MPDDRC_CR_NR_MASK) >> 2) + 11;
  34. ba_off += (mpddr_value->md & ATMEL_MPDDRC_MD_DBW_MASK) ? 1 : 2;
  35. /* Program the memory device type into the memory device register */
  36. writel(mpddr_value->md, &mpddr->md);
  37. /* Program the configuration register */
  38. writel(mpddr_value->cr, &mpddr->cr);
  39. /* Program the timing register */
  40. writel(mpddr_value->tpr0, &mpddr->tpr0);
  41. writel(mpddr_value->tpr1, &mpddr->tpr1);
  42. writel(mpddr_value->tpr2, &mpddr->tpr2);
  43. /* Issue a NOP command */
  44. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_NOP_CMD, ram_address);
  45. /* A 200 us is provided to precede any signal toggle */
  46. udelay(200);
  47. /* Issue a NOP command */
  48. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_NOP_CMD, ram_address);
  49. /* Issue an all banks precharge command */
  50. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_PRCGALL_CMD, ram_address);
  51. /* Issue an extended mode register set(EMRS2) to choose operation */
  52. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_EXT_LMR_CMD,
  53. ram_address + (0x2 << ba_off));
  54. /* Issue an extended mode register set(EMRS3) to set EMSR to 0 */
  55. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_EXT_LMR_CMD,
  56. ram_address + (0x3 << ba_off));
  57. /*
  58. * Issue an extended mode register set(EMRS1) to enable DLL and
  59. * program D.I.C (output driver impedance control)
  60. */
  61. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_EXT_LMR_CMD,
  62. ram_address + (0x1 << ba_off));
  63. /* Enable DLL reset */
  64. cr = readl(&mpddr->cr);
  65. writel(cr | ATMEL_MPDDRC_CR_DLL_RESET_ENABLED, &mpddr->cr);
  66. /* A mode register set(MRS) cycle is issued to reset DLL */
  67. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_LMR_CMD, ram_address);
  68. /* Issue an all banks precharge command */
  69. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_PRCGALL_CMD, ram_address);
  70. /* Two auto-refresh (CBR) cycles are provided */
  71. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_RFSH_CMD, ram_address);
  72. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_RFSH_CMD, ram_address);
  73. /* Disable DLL reset */
  74. cr = readl(&mpddr->cr);
  75. writel(cr & (~ATMEL_MPDDRC_CR_DLL_RESET_ENABLED), &mpddr->cr);
  76. /* A mode register set (MRS) cycle is issued to disable DLL reset */
  77. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_LMR_CMD, ram_address);
  78. /* Set OCD calibration in default state */
  79. cr = readl(&mpddr->cr);
  80. writel(cr | ATMEL_MPDDRC_CR_OCD_DEFAULT, &mpddr->cr);
  81. /*
  82. * An extended mode register set (EMRS1) cycle is issued
  83. * to OCD default value
  84. */
  85. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_EXT_LMR_CMD,
  86. ram_address + (0x1 << ba_off));
  87. /* OCD calibration mode exit */
  88. cr = readl(&mpddr->cr);
  89. writel(cr & (~ATMEL_MPDDRC_CR_OCD_DEFAULT), &mpddr->cr);
  90. /*
  91. * An extended mode register set (EMRS1) cycle is issued
  92. * to enable OCD exit
  93. */
  94. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_EXT_LMR_CMD,
  95. ram_address + (0x1 << ba_off));
  96. /* A nornal mode command is provided */
  97. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_NORMAL_CMD, ram_address);
  98. /* Perform a write access to any DDR2-SDRAM address */
  99. writel(0, ram_address);
  100. /* Write the refresh rate */
  101. writel(mpddr_value->rtr, &mpddr->rtr);
  102. return 0;
  103. }