clock.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * [origin: Linux kernel linux/arch/arm/mach-at91/clock.c]
  3. *
  4. * Copyright (C) 2005 David Brownell
  5. * Copyright (C) 2005 Ivan Kokshaysky
  6. * Copyright (C) 2009 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <asm/io.h>
  12. #include <asm/arch/hardware.h>
  13. #include <asm/arch/at91_pmc.h>
  14. #include <asm/arch/clk.h>
  15. #if !defined(CONFIG_AT91FAMILY)
  16. # error You need to define CONFIG_AT91FAMILY in your board config!
  17. #endif
  18. DECLARE_GLOBAL_DATA_PTR;
  19. static unsigned long at91_css_to_rate(unsigned long css)
  20. {
  21. switch (css) {
  22. case AT91_PMC_MCKR_CSS_SLOW:
  23. return CONFIG_SYS_AT91_SLOW_CLOCK;
  24. case AT91_PMC_MCKR_CSS_MAIN:
  25. return gd->arch.main_clk_rate_hz;
  26. case AT91_PMC_MCKR_CSS_PLLA:
  27. return gd->arch.plla_rate_hz;
  28. case AT91_PMC_MCKR_CSS_PLLB:
  29. return gd->arch.pllb_rate_hz;
  30. }
  31. return 0;
  32. }
  33. #ifdef CONFIG_USB_ATMEL
  34. static unsigned at91_pll_calc(unsigned main_freq, unsigned out_freq)
  35. {
  36. unsigned i, div = 0, mul = 0, diff = 1 << 30;
  37. unsigned ret = (out_freq > 155000000) ? 0xbe00 : 0x3e00;
  38. /* PLL output max 240 MHz (or 180 MHz per errata) */
  39. if (out_freq > 240000000)
  40. goto fail;
  41. for (i = 1; i < 256; i++) {
  42. int diff1;
  43. unsigned input, mul1;
  44. /*
  45. * PLL input between 1MHz and 32MHz per spec, but lower
  46. * frequences seem necessary in some cases so allow 100K.
  47. * Warning: some newer products need 2MHz min.
  48. */
  49. input = main_freq / i;
  50. #if defined(CONFIG_AT91SAM9G20)
  51. if (input < 2000000)
  52. continue;
  53. #endif
  54. if (input < 100000)
  55. continue;
  56. if (input > 32000000)
  57. continue;
  58. mul1 = out_freq / input;
  59. #if defined(CONFIG_AT91SAM9G20)
  60. if (mul > 63)
  61. continue;
  62. #endif
  63. if (mul1 > 2048)
  64. continue;
  65. if (mul1 < 2)
  66. goto fail;
  67. diff1 = out_freq - input * mul1;
  68. if (diff1 < 0)
  69. diff1 = -diff1;
  70. if (diff > diff1) {
  71. diff = diff1;
  72. div = i;
  73. mul = mul1;
  74. if (diff == 0)
  75. break;
  76. }
  77. }
  78. if (i == 256 && diff > (out_freq >> 5))
  79. goto fail;
  80. return ret | ((mul - 1) << 16) | div;
  81. fail:
  82. return 0;
  83. }
  84. #endif
  85. static u32 at91_pll_rate(u32 freq, u32 reg)
  86. {
  87. unsigned mul, div;
  88. div = reg & 0xff;
  89. mul = (reg >> 16) & 0x7ff;
  90. if (div && mul) {
  91. freq /= div;
  92. freq *= mul + 1;
  93. } else
  94. freq = 0;
  95. return freq;
  96. }
  97. int at91_clock_init(unsigned long main_clock)
  98. {
  99. unsigned freq, mckr;
  100. at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
  101. #ifndef CONFIG_SYS_AT91_MAIN_CLOCK
  102. unsigned tmp;
  103. /*
  104. * When the bootloader initialized the main oscillator correctly,
  105. * there's no problem using the cycle counter. But if it didn't,
  106. * or when using oscillator bypass mode, we must be told the speed
  107. * of the main clock.
  108. */
  109. if (!main_clock) {
  110. do {
  111. tmp = readl(&pmc->mcfr);
  112. } while (!(tmp & AT91_PMC_MCFR_MAINRDY));
  113. tmp &= AT91_PMC_MCFR_MAINF_MASK;
  114. main_clock = tmp * (CONFIG_SYS_AT91_SLOW_CLOCK / 16);
  115. }
  116. #endif
  117. gd->arch.main_clk_rate_hz = main_clock;
  118. /* report if PLLA is more than mildly overclocked */
  119. gd->arch.plla_rate_hz = at91_pll_rate(main_clock, readl(&pmc->pllar));
  120. #ifdef CONFIG_USB_ATMEL
  121. /*
  122. * USB clock init: choose 48 MHz PLLB value,
  123. * disable 48MHz clock during usb peripheral suspend.
  124. *
  125. * REVISIT: assumes MCK doesn't derive from PLLB!
  126. */
  127. gd->arch.at91_pllb_usb_init = at91_pll_calc(main_clock, 48000000 * 2) |
  128. AT91_PMC_PLLBR_USBDIV_2;
  129. gd->arch.pllb_rate_hz = at91_pll_rate(main_clock,
  130. gd->arch.at91_pllb_usb_init);
  131. #endif
  132. /*
  133. * MCK and CPU derive from one of those primary clocks.
  134. * For now, assume this parentage won't change.
  135. */
  136. mckr = readl(&pmc->mckr);
  137. #if defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) \
  138. || defined(CONFIG_AT91SAM9N12) || defined(CONFIG_AT91SAM9X5)
  139. /* plla divisor by 2 */
  140. gd->arch.plla_rate_hz /= (1 << ((mckr & 1 << 12) >> 12));
  141. #endif
  142. gd->arch.mck_rate_hz = at91_css_to_rate(mckr & AT91_PMC_MCKR_CSS_MASK);
  143. freq = gd->arch.mck_rate_hz;
  144. freq /= (1 << ((mckr & AT91_PMC_MCKR_PRES_MASK) >> 2)); /* prescale */
  145. #if defined(CONFIG_AT91SAM9G20)
  146. /* mdiv ; (x >> 7) = ((x >> 8) * 2) */
  147. gd->arch.mck_rate_hz = (mckr & AT91_PMC_MCKR_MDIV_MASK) ?
  148. freq / ((mckr & AT91_PMC_MCKR_MDIV_MASK) >> 7) : freq;
  149. if (mckr & AT91_PMC_MCKR_MDIV_MASK)
  150. freq /= 2; /* processor clock division */
  151. #elif defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) \
  152. || defined(CONFIG_AT91SAM9N12) || defined(CONFIG_AT91SAM9X5)
  153. /* mdiv <==> divisor
  154. * 0 <==> 1
  155. * 1 <==> 2
  156. * 2 <==> 4
  157. * 3 <==> 3
  158. */
  159. gd->arch.mck_rate_hz = (mckr & AT91_PMC_MCKR_MDIV_MASK) ==
  160. (AT91_PMC_MCKR_MDIV_2 | AT91_PMC_MCKR_MDIV_4)
  161. ? freq / 3
  162. : freq / (1 << ((mckr & AT91_PMC_MCKR_MDIV_MASK) >> 8));
  163. #else
  164. gd->arch.mck_rate_hz = freq /
  165. (1 << ((mckr & AT91_PMC_MCKR_MDIV_MASK) >> 8));
  166. #endif
  167. gd->arch.cpu_clk_rate_hz = freq;
  168. return 0;
  169. }
  170. #if !defined(AT91_PLL_LOCK_TIMEOUT)
  171. #define AT91_PLL_LOCK_TIMEOUT 1000000
  172. #endif
  173. void at91_plla_init(u32 pllar)
  174. {
  175. struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
  176. writel(pllar, &pmc->pllar);
  177. while (!(readl(&pmc->sr) & AT91_PMC_LOCKA))
  178. ;
  179. }
  180. void at91_pllb_init(u32 pllbr)
  181. {
  182. struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
  183. writel(pllbr, &pmc->pllbr);
  184. while (!(readl(&pmc->sr) & AT91_PMC_LOCKB))
  185. ;
  186. }
  187. void at91_mck_init(u32 mckr)
  188. {
  189. struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
  190. u32 tmp;
  191. tmp = readl(&pmc->mckr);
  192. tmp &= ~AT91_PMC_MCKR_PRES_MASK;
  193. tmp |= mckr & AT91_PMC_MCKR_PRES_MASK;
  194. writel(tmp, &pmc->mckr);
  195. while (!(readl(&pmc->sr) & AT91_PMC_MCKRDY))
  196. ;
  197. tmp = readl(&pmc->mckr);
  198. tmp &= ~AT91_PMC_MCKR_MDIV_MASK;
  199. tmp |= mckr & AT91_PMC_MCKR_MDIV_MASK;
  200. writel(tmp, &pmc->mckr);
  201. while (!(readl(&pmc->sr) & AT91_PMC_MCKRDY))
  202. ;
  203. tmp = readl(&pmc->mckr);
  204. tmp &= ~AT91_PMC_MCKR_PLLADIV_MASK;
  205. tmp |= mckr & AT91_PMC_MCKR_PLLADIV_MASK;
  206. writel(tmp, &pmc->mckr);
  207. while (!(readl(&pmc->sr) & AT91_PMC_MCKRDY))
  208. ;
  209. tmp = readl(&pmc->mckr);
  210. tmp &= ~AT91_PMC_MCKR_CSS_MASK;
  211. tmp |= mckr & AT91_PMC_MCKR_CSS_MASK;
  212. writel(tmp, &pmc->mckr);
  213. while (!(readl(&pmc->sr) & AT91_PMC_MCKRDY))
  214. ;
  215. }
  216. void at91_periph_clk_enable(int id)
  217. {
  218. struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
  219. writel(1 << id, &pmc->pcer);
  220. }