ddr3.c 2.8 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788
  1. /*
  2. * Keystone2: DDR3 initialization
  3. *
  4. * (C) Copyright 2012-2014
  5. * Texas Instruments Incorporated, <www.ti.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <asm/io.h>
  10. #include <common.h>
  11. #include <asm/arch/ddr3.h>
  12. void ddr3_init_ddrphy(u32 base, struct ddr3_phy_config *phy_cfg)
  13. {
  14. unsigned int tmp;
  15. while ((__raw_readl(base + KS2_DDRPHY_PGSR0_OFFSET)
  16. & 0x00000001) != 0x00000001)
  17. ;
  18. __raw_writel(phy_cfg->pllcr, base + KS2_DDRPHY_PLLCR_OFFSET);
  19. tmp = __raw_readl(base + KS2_DDRPHY_PGCR1_OFFSET);
  20. tmp &= ~(phy_cfg->pgcr1_mask);
  21. tmp |= phy_cfg->pgcr1_val;
  22. __raw_writel(tmp, base + KS2_DDRPHY_PGCR1_OFFSET);
  23. __raw_writel(phy_cfg->ptr0, base + KS2_DDRPHY_PTR0_OFFSET);
  24. __raw_writel(phy_cfg->ptr1, base + KS2_DDRPHY_PTR1_OFFSET);
  25. __raw_writel(phy_cfg->ptr3, base + KS2_DDRPHY_PTR3_OFFSET);
  26. __raw_writel(phy_cfg->ptr4, base + KS2_DDRPHY_PTR4_OFFSET);
  27. tmp = __raw_readl(base + KS2_DDRPHY_DCR_OFFSET);
  28. tmp &= ~(phy_cfg->dcr_mask);
  29. tmp |= phy_cfg->dcr_val;
  30. __raw_writel(tmp, base + KS2_DDRPHY_DCR_OFFSET);
  31. __raw_writel(phy_cfg->dtpr0, base + KS2_DDRPHY_DTPR0_OFFSET);
  32. __raw_writel(phy_cfg->dtpr1, base + KS2_DDRPHY_DTPR1_OFFSET);
  33. __raw_writel(phy_cfg->dtpr2, base + KS2_DDRPHY_DTPR2_OFFSET);
  34. __raw_writel(phy_cfg->mr0, base + KS2_DDRPHY_MR0_OFFSET);
  35. __raw_writel(phy_cfg->mr1, base + KS2_DDRPHY_MR1_OFFSET);
  36. __raw_writel(phy_cfg->mr2, base + KS2_DDRPHY_MR2_OFFSET);
  37. __raw_writel(phy_cfg->dtcr, base + KS2_DDRPHY_DTCR_OFFSET);
  38. __raw_writel(phy_cfg->pgcr2, base + KS2_DDRPHY_PGCR2_OFFSET);
  39. __raw_writel(phy_cfg->zq0cr1, base + KS2_DDRPHY_ZQ0CR1_OFFSET);
  40. __raw_writel(phy_cfg->zq1cr1, base + KS2_DDRPHY_ZQ1CR1_OFFSET);
  41. __raw_writel(phy_cfg->zq2cr1, base + KS2_DDRPHY_ZQ2CR1_OFFSET);
  42. __raw_writel(phy_cfg->pir_v1, base + KS2_DDRPHY_PIR_OFFSET);
  43. while ((__raw_readl(base + KS2_DDRPHY_PGSR0_OFFSET) & 0x1) != 0x1)
  44. ;
  45. __raw_writel(phy_cfg->pir_v2, base + KS2_DDRPHY_PIR_OFFSET);
  46. while ((__raw_readl(base + KS2_DDRPHY_PGSR0_OFFSET) & 0x1) != 0x1)
  47. ;
  48. }
  49. void ddr3_init_ddremif(u32 base, struct ddr3_emif_config *emif_cfg)
  50. {
  51. __raw_writel(emif_cfg->sdcfg, base + KS2_DDR3_SDCFG_OFFSET);
  52. __raw_writel(emif_cfg->sdtim1, base + KS2_DDR3_SDTIM1_OFFSET);
  53. __raw_writel(emif_cfg->sdtim2, base + KS2_DDR3_SDTIM2_OFFSET);
  54. __raw_writel(emif_cfg->sdtim3, base + KS2_DDR3_SDTIM3_OFFSET);
  55. __raw_writel(emif_cfg->sdtim4, base + KS2_DDR3_SDTIM4_OFFSET);
  56. __raw_writel(emif_cfg->zqcfg, base + KS2_DDR3_ZQCFG_OFFSET);
  57. __raw_writel(emif_cfg->sdrfc, base + KS2_DDR3_SDRFC_OFFSET);
  58. }
  59. void ddr3_reset_ddrphy(void)
  60. {
  61. u32 tmp;
  62. /* Assert DDR3A PHY reset */
  63. tmp = readl(K2HK_DDR3APLLCTL1);
  64. tmp |= KS2_DDR3_PLLCTRL_PHY_RESET;
  65. writel(tmp, K2HK_DDR3APLLCTL1);
  66. /* wait 10us to catch the reset */
  67. udelay(10);
  68. /* Release DDR3A PHY reset */
  69. tmp = readl(K2HK_DDR3APLLCTL1);
  70. tmp &= ~KS2_DDR3_PLLCTRL_PHY_RESET;
  71. __raw_writel(tmp, K2HK_DDR3APLLCTL1);
  72. }