omap.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /*
  2. * (C) Copyright 2010
  3. * Texas Instruments, <www.ti.com>
  4. *
  5. * Authors:
  6. * Aneesh V <aneesh@ti.com>
  7. * Sricharan R <r.sricharan@ti.com>
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #ifndef _OMAP5_H_
  12. #define _OMAP5_H_
  13. #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
  14. #include <asm/types.h>
  15. #endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */
  16. #include <linux/sizes.h>
  17. /*
  18. * L4 Peripherals - L4 Wakeup and L4 Core now
  19. */
  20. #define OMAP54XX_L4_CORE_BASE 0x4A000000
  21. #define OMAP54XX_L4_WKUP_BASE 0x4Ae00000
  22. #define OMAP54XX_L4_PER_BASE 0x48000000
  23. /* CONTROL ID CODE */
  24. #define CONTROL_CORE_ID_CODE 0x4A002204
  25. #define CONTROL_WKUP_ID_CODE 0x4AE0C204
  26. #if defined(CONFIG_DRA7XX)
  27. #define CONTROL_ID_CODE CONTROL_WKUP_ID_CODE
  28. #else
  29. #define CONTROL_ID_CODE CONTROL_CORE_ID_CODE
  30. #endif
  31. #if defined(CONFIG_DRA7XX)
  32. #define DRA7_USB_OTG_SS1_BASE 0x48890000
  33. #define DRA7_USB_OTG_SS1_GLUE_BASE 0x48880000
  34. #define DRA7_USB3_PHY1_PLL_CTRL 0x4A084C00
  35. #define DRA7_USB3_PHY1_POWER 0x4A002370
  36. #define DRA7_USB2_PHY1_POWER 0x4A002300
  37. #define DRA7_USB_OTG_SS2_BASE 0x488D0000
  38. #define DRA7_USB_OTG_SS2_GLUE_BASE 0x488C0000
  39. #define DRA7_USB2_PHY2_POWER 0x4A002E74
  40. #else
  41. #define OMAP5XX_USB_OTG_SS_BASE 0x4A030000
  42. #define OMAP5XX_USB_OTG_SS_GLUE_BASE 0x4A020000
  43. #define OMAP5XX_USB3_PHY_PLL_CTRL 0x4A084C00
  44. #define OMAP5XX_USB3_PHY_POWER 0x4A002370
  45. #define OMAP5XX_USB2_PHY_POWER 0x4A002300
  46. #endif
  47. /* To be verified */
  48. #define OMAP5430_CONTROL_ID_CODE_ES1_0 0x0B94202F
  49. #define OMAP5430_CONTROL_ID_CODE_ES2_0 0x1B94202F
  50. #define OMAP5432_CONTROL_ID_CODE_ES1_0 0x0B99802F
  51. #define OMAP5432_CONTROL_ID_CODE_ES2_0 0x1B99802F
  52. #define DRA762_CONTROL_ID_CODE_ES1_0 0x0BB5002F
  53. #define DRA752_CONTROL_ID_CODE_ES1_0 0x0B99002F
  54. #define DRA752_CONTROL_ID_CODE_ES1_1 0x1B99002F
  55. #define DRA752_CONTROL_ID_CODE_ES2_0 0x2B99002F
  56. #define DRA722_CONTROL_ID_CODE_ES1_0 0x0B9BC02F
  57. #define DRA722_CONTROL_ID_CODE_ES2_0 0x1B9BC02F
  58. /* UART */
  59. #define UART1_BASE (OMAP54XX_L4_PER_BASE + 0x6a000)
  60. #define UART2_BASE (OMAP54XX_L4_PER_BASE + 0x6c000)
  61. #define UART3_BASE (OMAP54XX_L4_PER_BASE + 0x20000)
  62. #define UART4_BASE (OMAP54XX_L4_PER_BASE + 0x6e000)
  63. /* General Purpose Timers */
  64. #define GPT1_BASE (OMAP54XX_L4_WKUP_BASE + 0x18000)
  65. #define GPT2_BASE (OMAP54XX_L4_PER_BASE + 0x32000)
  66. #define GPT3_BASE (OMAP54XX_L4_PER_BASE + 0x34000)
  67. /* Watchdog Timer2 - MPU watchdog */
  68. #define WDT2_BASE (OMAP54XX_L4_WKUP_BASE + 0x14000)
  69. /* QSPI */
  70. #define QSPI_BASE 0x4B300000
  71. /* SATA */
  72. #define DWC_AHSATA_BASE 0x4A140000
  73. /*
  74. * Hardware Register Details
  75. */
  76. /* Watchdog Timer */
  77. #define WD_UNLOCK1 0xAAAA
  78. #define WD_UNLOCK2 0x5555
  79. /* GP Timer */
  80. #define TCLR_ST (0x1 << 0)
  81. #define TCLR_AR (0x1 << 1)
  82. #define TCLR_PRE (0x1 << 5)
  83. /* Control Module */
  84. #define LDOSRAM_ACTMODE_VSET_IN_MASK (0x1F << 5)
  85. #define LDOSRAM_VOLT_CTRL_OVERRIDE 0x0401040f
  86. #define CONTROL_EFUSE_1_OVERRIDE 0x1C4D0110
  87. #define CONTROL_EFUSE_2_OVERRIDE 0x00084000
  88. /* LPDDR2 IO regs */
  89. #define CONTROL_LPDDR2IO_SLEW_125PS_DRV8_PULL_DOWN 0x1C1C1C1C
  90. #define CONTROL_LPDDR2IO_SLEW_325PS_DRV8_GATE_KEEPER 0x9E9E9E9E
  91. #define CONTROL_LPDDR2IO_SLEW_315PS_DRV12_PULL_DOWN 0x7C7C7C7C
  92. #define LPDDR2IO_GR10_WD_MASK (3 << 17)
  93. #define CONTROL_LPDDR2IO_3_VAL 0xA0888C00
  94. /* CONTROL_EFUSE_2 */
  95. #define CONTROL_EFUSE_2_NMOS_PMOS_PTV_CODE_1 0x00ffc000
  96. #define SDCARD_BIAS_PWRDNZ (1 << 27)
  97. #define SDCARD_PWRDNZ (1 << 26)
  98. #define SDCARD_BIAS_HIZ_MODE (1 << 25)
  99. #define SDCARD_PBIASLITE_VMODE (1 << 21)
  100. #ifndef __ASSEMBLY__
  101. struct s32ktimer {
  102. unsigned char res[0x10];
  103. unsigned int s32k_cr; /* 0x10 */
  104. };
  105. #define DEVICE_TYPE_SHIFT 0x6
  106. #define DEVICE_TYPE_MASK (0x7 << DEVICE_TYPE_SHIFT)
  107. /* Output impedance control */
  108. #define ds_120_ohm 0x0
  109. #define ds_60_ohm 0x1
  110. #define ds_45_ohm 0x2
  111. #define ds_30_ohm 0x3
  112. #define ds_mask 0x3
  113. /* Slew rate control */
  114. #define sc_slow 0x0
  115. #define sc_medium 0x1
  116. #define sc_fast 0x2
  117. #define sc_na 0x3
  118. #define sc_mask 0x3
  119. /* Target capacitance control */
  120. #define lb_5_12_pf 0x0
  121. #define lb_12_25_pf 0x1
  122. #define lb_25_50_pf 0x2
  123. #define lb_50_80_pf 0x3
  124. #define lb_mask 0x3
  125. #define usb_i_mask 0x7
  126. #define DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN 0x80828082
  127. #define DDR_IO_I_34OHM_SR_FASTEST_WD_CK_CKE_NCS_CA_PULL_DOWN 0x82828200
  128. #define DDR_IO_0_DDR2_DQ_INT_EN_ALL_DDR3_CA_DIS_ALL 0x8421
  129. #define DDR_IO_1_DQ_OUT_EN_ALL_DQ_INT_EN_ALL 0x8421084
  130. #define DDR_IO_2_CA_OUT_EN_ALL_CA_INT_EN_ALL 0x8421000
  131. #define DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL 0x7C7C7C6C
  132. #define DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL 0x64646464
  133. #define DDR_IO_0_VREF_CELLS_DDR3_VALUE 0xBAE8C631
  134. #define DDR_IO_1_VREF_CELLS_DDR3_VALUE 0xBC6318DC
  135. #define DDR_IO_2_VREF_CELLS_DDR3_VALUE 0x0
  136. #define DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2 0x7C7C7C7C
  137. #define DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2 0x64646464
  138. #define DDR_IO_0_VREF_CELLS_DDR3_VALUE_ES2 0xBAE8C631
  139. #define DDR_IO_1_VREF_CELLS_DDR3_VALUE_ES2 0xBC6318DC
  140. #define DDR_IO_2_VREF_CELLS_DDR3_VALUE_ES2 0x84210000
  141. #define EFUSE_1 0x45145100
  142. #define EFUSE_2 0x45145100
  143. #define EFUSE_3 0x45145100
  144. #define EFUSE_4 0x45145100
  145. #endif /* __ASSEMBLY__ */
  146. /*
  147. * In all cases, the TRM defines the RAM Memory Map for the processor
  148. * and indicates the area for the downloaded image. We use all of that
  149. * space for download and once up and running may use other parts of the
  150. * map for our needs. We set a scratch space that is at the end of the
  151. * OMAP5 download area, but within the DRA7xx download area (as it is
  152. * much larger) and do not, at this time, make use of the additional
  153. * space.
  154. */
  155. #if defined(CONFIG_DRA7XX)
  156. #define NON_SECURE_SRAM_START 0x40300000
  157. #define NON_SECURE_SRAM_END 0x40380000 /* Not inclusive */
  158. #define NON_SECURE_SRAM_IMG_END 0x4037C000
  159. #else
  160. #define NON_SECURE_SRAM_START 0x40300000
  161. #define NON_SECURE_SRAM_END 0x40320000 /* Not inclusive */
  162. #define NON_SECURE_SRAM_IMG_END 0x4031E000
  163. #endif
  164. #define SRAM_SCRATCH_SPACE_ADDR (NON_SECURE_SRAM_IMG_END - SZ_1K)
  165. /* base address for indirect vectors (internal boot mode) */
  166. #define SRAM_ROM_VECT_BASE 0x4031F000
  167. /* CONTROL_SRCOMP_XXX_SIDE */
  168. #define OVERRIDE_XS_SHIFT 30
  169. #define OVERRIDE_XS_MASK (1 << 30)
  170. #define SRCODE_READ_XS_SHIFT 12
  171. #define SRCODE_READ_XS_MASK (0xff << 12)
  172. #define PWRDWN_XS_SHIFT 11
  173. #define PWRDWN_XS_MASK (1 << 11)
  174. #define DIVIDE_FACTOR_XS_SHIFT 4
  175. #define DIVIDE_FACTOR_XS_MASK (0x7f << 4)
  176. #define MULTIPLY_FACTOR_XS_SHIFT 1
  177. #define MULTIPLY_FACTOR_XS_MASK (0x7 << 1)
  178. #define SRCODE_OVERRIDE_SEL_XS_SHIFT 0
  179. #define SRCODE_OVERRIDE_SEL_XS_MASK (1 << 0)
  180. /* ABB settings */
  181. #define OMAP_ABB_SETTLING_TIME 50
  182. #define OMAP_ABB_CLOCK_CYCLES 16
  183. /* ABB tranxdone mask */
  184. #define OMAP_ABB_MPU_TXDONE_MASK (0x1 << 7)
  185. #define OMAP_ABB_MM_TXDONE_MASK (0x1 << 31)
  186. #define OMAP_ABB_IVA_TXDONE_MASK (0x1 << 30)
  187. #define OMAP_ABB_EVE_TXDONE_MASK (0x1 << 29)
  188. #define OMAP_ABB_GPU_TXDONE_MASK (0x1 << 28)
  189. /* ABB efuse masks */
  190. #define OMAP5_PROD_ABB_FUSE_VSET_MASK (0x1F << 20)
  191. #define OMAP5_PROD_ABB_FUSE_ENABLE_MASK (0x1 << 25)
  192. #define DRA7_ABB_FUSE_VSET_MASK (0x1F << 20)
  193. #define DRA7_ABB_FUSE_ENABLE_MASK (0x1 << 25)
  194. #define OMAP5_ABB_LDOVBBMPU_MUX_CTRL_MASK (0x1 << 10)
  195. #define OMAP5_ABB_LDOVBBMPU_VSET_OUT_MASK (0x1f << 0)
  196. #ifndef __ASSEMBLY__
  197. struct srcomp_params {
  198. s8 divide_factor;
  199. s8 multiply_factor;
  200. };
  201. struct ctrl_ioregs {
  202. u32 ctrl_ddrch;
  203. u32 ctrl_lpddr2ch;
  204. u32 ctrl_ddr3ch;
  205. u32 ctrl_ddrio_0;
  206. u32 ctrl_ddrio_1;
  207. u32 ctrl_ddrio_2;
  208. u32 ctrl_emif_sdram_config_ext;
  209. u32 ctrl_emif_sdram_config_ext_final;
  210. u32 ctrl_ddr_ctrl_ext_0;
  211. };
  212. void clrset_spare_register(u8 spare_type, u32 clear_bits, u32 set_bits);
  213. #endif /* __ASSEMBLY__ */
  214. /* Boot parameters */
  215. #ifndef __ASSEMBLY__
  216. struct omap_boot_parameters {
  217. unsigned int boot_message;
  218. unsigned int boot_device_descriptor;
  219. unsigned char boot_device;
  220. unsigned char reset_reason;
  221. unsigned char ch_flags;
  222. };
  223. #endif
  224. #endif