ti.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * TI PHY drivers
  4. *
  5. */
  6. #include <common.h>
  7. #include <phy.h>
  8. #include <linux/compat.h>
  9. #include <malloc.h>
  10. #include <dm.h>
  11. #include <dt-bindings/net/ti-dp83867.h>
  12. /* TI DP83867 */
  13. #define DP83867_DEVADDR 0x1f
  14. #define MII_DP83867_PHYCTRL 0x10
  15. #define MII_DP83867_MICR 0x12
  16. #define MII_DP83867_CFG2 0x14
  17. #define MII_DP83867_BISCR 0x16
  18. #define DP83867_CTRL 0x1f
  19. /* Extended Registers */
  20. #define DP83867_CFG4 0x0031
  21. #define DP83867_RGMIICTL 0x0032
  22. #define DP83867_STRAP_STS1 0x006E
  23. #define DP83867_RGMIIDCTL 0x0086
  24. #define DP83867_IO_MUX_CFG 0x0170
  25. #define DP83867_SW_RESET BIT(15)
  26. #define DP83867_SW_RESTART BIT(14)
  27. /* MICR Interrupt bits */
  28. #define MII_DP83867_MICR_AN_ERR_INT_EN BIT(15)
  29. #define MII_DP83867_MICR_SPEED_CHNG_INT_EN BIT(14)
  30. #define MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN BIT(13)
  31. #define MII_DP83867_MICR_PAGE_RXD_INT_EN BIT(12)
  32. #define MII_DP83867_MICR_AUTONEG_COMP_INT_EN BIT(11)
  33. #define MII_DP83867_MICR_LINK_STS_CHNG_INT_EN BIT(10)
  34. #define MII_DP83867_MICR_FALSE_CARRIER_INT_EN BIT(8)
  35. #define MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN BIT(4)
  36. #define MII_DP83867_MICR_WOL_INT_EN BIT(3)
  37. #define MII_DP83867_MICR_XGMII_ERR_INT_EN BIT(2)
  38. #define MII_DP83867_MICR_POL_CHNG_INT_EN BIT(1)
  39. #define MII_DP83867_MICR_JABBER_INT_EN BIT(0)
  40. /* RGMIICTL bits */
  41. #define DP83867_RGMII_TX_CLK_DELAY_EN BIT(1)
  42. #define DP83867_RGMII_RX_CLK_DELAY_EN BIT(0)
  43. /* STRAP_STS1 bits */
  44. #define DP83867_STRAP_STS1_RESERVED BIT(11)
  45. /* PHY CTRL bits */
  46. #define DP83867_PHYCR_FIFO_DEPTH_SHIFT 14
  47. #define DP83867_PHYCR_RESERVED_MASK BIT(11)
  48. #define DP83867_MDI_CROSSOVER 5
  49. #define DP83867_MDI_CROSSOVER_AUTO 2
  50. #define DP83867_MDI_CROSSOVER_MDIX 2
  51. #define DP83867_PHYCTRL_SGMIIEN 0x0800
  52. #define DP83867_PHYCTRL_RXFIFO_SHIFT 12
  53. #define DP83867_PHYCTRL_TXFIFO_SHIFT 14
  54. /* RGMIIDCTL bits */
  55. #define DP83867_RGMII_TX_CLK_DELAY_SHIFT 4
  56. /* CFG2 bits */
  57. #define MII_DP83867_CFG2_SPEEDOPT_10EN 0x0040
  58. #define MII_DP83867_CFG2_SGMII_AUTONEGEN 0x0080
  59. #define MII_DP83867_CFG2_SPEEDOPT_ENH 0x0100
  60. #define MII_DP83867_CFG2_SPEEDOPT_CNT 0x0800
  61. #define MII_DP83867_CFG2_SPEEDOPT_INTLOW 0x2000
  62. #define MII_DP83867_CFG2_MASK 0x003F
  63. #define MII_MMD_CTRL 0x0d /* MMD Access Control Register */
  64. #define MII_MMD_DATA 0x0e /* MMD Access Data Register */
  65. /* MMD Access Control register fields */
  66. #define MII_MMD_CTRL_DEVAD_MASK 0x1f /* Mask MMD DEVAD*/
  67. #define MII_MMD_CTRL_ADDR 0x0000 /* Address */
  68. #define MII_MMD_CTRL_NOINCR 0x4000 /* no post increment */
  69. #define MII_MMD_CTRL_INCR_RDWT 0x8000 /* post increment on reads & writes */
  70. #define MII_MMD_CTRL_INCR_ON_WT 0xC000 /* post increment on writes only */
  71. /* User setting - can be taken from DTS */
  72. #define DEFAULT_RX_ID_DELAY DP83867_RGMIIDCTL_2_25_NS
  73. #define DEFAULT_TX_ID_DELAY DP83867_RGMIIDCTL_2_75_NS
  74. #define DEFAULT_FIFO_DEPTH DP83867_PHYCR_FIFO_DEPTH_4_B_NIB
  75. /* IO_MUX_CFG bits */
  76. #define DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL 0x1f
  77. #define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX 0x0
  78. #define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN 0x1f
  79. #define DP83867_IO_MUX_CFG_CLK_O_SEL_SHIFT 8
  80. #define DP83867_IO_MUX_CFG_CLK_O_SEL_MASK \
  81. GENMASK(0x1f, DP83867_IO_MUX_CFG_CLK_O_SEL_SHIFT)
  82. /* CFG4 bits */
  83. #define DP83867_CFG4_PORT_MIRROR_EN BIT(0)
  84. enum {
  85. DP83867_PORT_MIRRORING_KEEP,
  86. DP83867_PORT_MIRRORING_EN,
  87. DP83867_PORT_MIRRORING_DIS,
  88. };
  89. struct dp83867_private {
  90. int rx_id_delay;
  91. int tx_id_delay;
  92. int fifo_depth;
  93. int io_impedance;
  94. bool rxctrl_strap_quirk;
  95. int port_mirroring;
  96. int clk_output_sel;
  97. };
  98. /**
  99. * phy_read_mmd_indirect - reads data from the MMD registers
  100. * @phydev: The PHY device bus
  101. * @prtad: MMD Address
  102. * @devad: MMD DEVAD
  103. * @addr: PHY address on the MII bus
  104. *
  105. * Description: it reads data from the MMD registers (clause 22 to access to
  106. * clause 45) of the specified phy address.
  107. * To read these registers we have:
  108. * 1) Write reg 13 // DEVAD
  109. * 2) Write reg 14 // MMD Address
  110. * 3) Write reg 13 // MMD Data Command for MMD DEVAD
  111. * 3) Read reg 14 // Read MMD data
  112. */
  113. int phy_read_mmd_indirect(struct phy_device *phydev, int prtad,
  114. int devad, int addr)
  115. {
  116. int value = -1;
  117. /* Write the desired MMD Devad */
  118. phy_write(phydev, addr, MII_MMD_CTRL, devad);
  119. /* Write the desired MMD register address */
  120. phy_write(phydev, addr, MII_MMD_DATA, prtad);
  121. /* Select the Function : DATA with no post increment */
  122. phy_write(phydev, addr, MII_MMD_CTRL, (devad | MII_MMD_CTRL_NOINCR));
  123. /* Read the content of the MMD's selected register */
  124. value = phy_read(phydev, addr, MII_MMD_DATA);
  125. return value;
  126. }
  127. /**
  128. * phy_write_mmd_indirect - writes data to the MMD registers
  129. * @phydev: The PHY device
  130. * @prtad: MMD Address
  131. * @devad: MMD DEVAD
  132. * @addr: PHY address on the MII bus
  133. * @data: data to write in the MMD register
  134. *
  135. * Description: Write data from the MMD registers of the specified
  136. * phy address.
  137. * To write these registers we have:
  138. * 1) Write reg 13 // DEVAD
  139. * 2) Write reg 14 // MMD Address
  140. * 3) Write reg 13 // MMD Data Command for MMD DEVAD
  141. * 3) Write reg 14 // Write MMD data
  142. */
  143. void phy_write_mmd_indirect(struct phy_device *phydev, int prtad,
  144. int devad, int addr, u32 data)
  145. {
  146. /* Write the desired MMD Devad */
  147. phy_write(phydev, addr, MII_MMD_CTRL, devad);
  148. /* Write the desired MMD register address */
  149. phy_write(phydev, addr, MII_MMD_DATA, prtad);
  150. /* Select the Function : DATA with no post increment */
  151. phy_write(phydev, addr, MII_MMD_CTRL, (devad | MII_MMD_CTRL_NOINCR));
  152. /* Write the data into MMD's selected register */
  153. phy_write(phydev, addr, MII_MMD_DATA, data);
  154. }
  155. static int dp83867_config_port_mirroring(struct phy_device *phydev)
  156. {
  157. struct dp83867_private *dp83867 =
  158. (struct dp83867_private *)phydev->priv;
  159. u16 val;
  160. val = phy_read_mmd_indirect(phydev, DP83867_CFG4, DP83867_DEVADDR,
  161. phydev->addr);
  162. if (dp83867->port_mirroring == DP83867_PORT_MIRRORING_EN)
  163. val |= DP83867_CFG4_PORT_MIRROR_EN;
  164. else
  165. val &= ~DP83867_CFG4_PORT_MIRROR_EN;
  166. phy_write_mmd_indirect(phydev, DP83867_CFG4, DP83867_DEVADDR,
  167. phydev->addr, val);
  168. return 0;
  169. }
  170. #if defined(CONFIG_DM_ETH)
  171. /**
  172. * dp83867_data_init - Convenience function for setting PHY specific data
  173. *
  174. * @phydev: the phy_device struct
  175. */
  176. static int dp83867_of_init(struct phy_device *phydev)
  177. {
  178. struct dp83867_private *dp83867 = phydev->priv;
  179. ofnode node;
  180. u16 val;
  181. /* Optional configuration */
  182. /*
  183. * Keep the default value if ti,clk-output-sel is not set
  184. * or to high
  185. */
  186. dp83867->clk_output_sel =
  187. ofnode_read_u32_default(node, "ti,clk-output-sel",
  188. DP83867_CLK_O_SEL_REF_CLK);
  189. node = phy_get_ofnode(phydev);
  190. if (!ofnode_valid(node))
  191. return -EINVAL;
  192. if (ofnode_read_bool(node, "ti,max-output-impedance"))
  193. dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX;
  194. else if (ofnode_read_bool(node, "ti,min-output-impedance"))
  195. dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN;
  196. else
  197. dp83867->io_impedance = -EINVAL;
  198. if (ofnode_read_bool(node, "ti,dp83867-rxctrl-strap-quirk"))
  199. dp83867->rxctrl_strap_quirk = true;
  200. dp83867->rx_id_delay = ofnode_read_u32_default(node,
  201. "ti,rx-internal-delay",
  202. -1);
  203. dp83867->tx_id_delay = ofnode_read_u32_default(node,
  204. "ti,tx-internal-delay",
  205. -1);
  206. dp83867->fifo_depth = ofnode_read_u32_default(node, "ti,fifo-depth",
  207. -1);
  208. if (ofnode_read_bool(node, "enet-phy-lane-swap"))
  209. dp83867->port_mirroring = DP83867_PORT_MIRRORING_EN;
  210. if (ofnode_read_bool(node, "enet-phy-lane-no-swap"))
  211. dp83867->port_mirroring = DP83867_PORT_MIRRORING_DIS;
  212. /* Clock output selection if muxing property is set */
  213. if (dp83867->clk_output_sel != DP83867_CLK_O_SEL_REF_CLK) {
  214. val = phy_read_mmd_indirect(phydev, DP83867_IO_MUX_CFG,
  215. DP83867_DEVADDR, phydev->addr);
  216. val &= ~DP83867_IO_MUX_CFG_CLK_O_SEL_MASK;
  217. val |= (dp83867->clk_output_sel <<
  218. DP83867_IO_MUX_CFG_CLK_O_SEL_SHIFT);
  219. phy_write_mmd_indirect(phydev, DP83867_IO_MUX_CFG,
  220. DP83867_DEVADDR, phydev->addr, val);
  221. }
  222. return 0;
  223. }
  224. #else
  225. static int dp83867_of_init(struct phy_device *phydev)
  226. {
  227. struct dp83867_private *dp83867 = phydev->priv;
  228. dp83867->rx_id_delay = DEFAULT_RX_ID_DELAY;
  229. dp83867->tx_id_delay = DEFAULT_TX_ID_DELAY;
  230. dp83867->fifo_depth = DEFAULT_FIFO_DEPTH;
  231. dp83867->io_impedance = -EINVAL;
  232. return 0;
  233. }
  234. #endif
  235. static int dp83867_config(struct phy_device *phydev)
  236. {
  237. struct dp83867_private *dp83867;
  238. unsigned int val, delay, cfg2;
  239. int ret, bs;
  240. if (!phydev->priv) {
  241. dp83867 = kzalloc(sizeof(*dp83867), GFP_KERNEL);
  242. if (!dp83867)
  243. return -ENOMEM;
  244. phydev->priv = dp83867;
  245. ret = dp83867_of_init(phydev);
  246. if (ret)
  247. goto err_out;
  248. } else {
  249. dp83867 = (struct dp83867_private *)phydev->priv;
  250. }
  251. /* Restart the PHY. */
  252. val = phy_read(phydev, MDIO_DEVAD_NONE, DP83867_CTRL);
  253. phy_write(phydev, MDIO_DEVAD_NONE, DP83867_CTRL,
  254. val | DP83867_SW_RESTART);
  255. /* Mode 1 or 2 workaround */
  256. if (dp83867->rxctrl_strap_quirk) {
  257. val = phy_read_mmd_indirect(phydev, DP83867_CFG4,
  258. DP83867_DEVADDR, phydev->addr);
  259. val &= ~BIT(7);
  260. phy_write_mmd_indirect(phydev, DP83867_CFG4,
  261. DP83867_DEVADDR, phydev->addr, val);
  262. }
  263. if (phy_interface_is_rgmii(phydev)) {
  264. ret = phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_PHYCTRL,
  265. (DP83867_MDI_CROSSOVER_AUTO << DP83867_MDI_CROSSOVER) |
  266. (dp83867->fifo_depth << DP83867_PHYCR_FIFO_DEPTH_SHIFT));
  267. if (ret)
  268. goto err_out;
  269. /* The code below checks if "port mirroring" N/A MODE4 has been
  270. * enabled during power on bootstrap.
  271. *
  272. * Such N/A mode enabled by mistake can put PHY IC in some
  273. * internal testing mode and disable RGMII transmission.
  274. *
  275. * In this particular case one needs to check STRAP_STS1
  276. * register's bit 11 (marked as RESERVED).
  277. */
  278. bs = phy_read_mmd_indirect(phydev, DP83867_STRAP_STS1,
  279. DP83867_DEVADDR, phydev->addr);
  280. val = phy_read(phydev, MDIO_DEVAD_NONE, MII_DP83867_PHYCTRL);
  281. if (bs & DP83867_STRAP_STS1_RESERVED) {
  282. val &= ~DP83867_PHYCR_RESERVED_MASK;
  283. phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_PHYCTRL,
  284. val);
  285. }
  286. } else if (phy_interface_is_sgmii(phydev)) {
  287. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR,
  288. (BMCR_ANENABLE | BMCR_FULLDPLX | BMCR_SPEED1000));
  289. cfg2 = phy_read(phydev, phydev->addr, MII_DP83867_CFG2);
  290. cfg2 &= MII_DP83867_CFG2_MASK;
  291. cfg2 |= (MII_DP83867_CFG2_SPEEDOPT_10EN |
  292. MII_DP83867_CFG2_SGMII_AUTONEGEN |
  293. MII_DP83867_CFG2_SPEEDOPT_ENH |
  294. MII_DP83867_CFG2_SPEEDOPT_CNT |
  295. MII_DP83867_CFG2_SPEEDOPT_INTLOW);
  296. phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_CFG2, cfg2);
  297. phy_write_mmd_indirect(phydev, DP83867_RGMIICTL,
  298. DP83867_DEVADDR, phydev->addr, 0x0);
  299. phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_PHYCTRL,
  300. DP83867_PHYCTRL_SGMIIEN |
  301. (DP83867_MDI_CROSSOVER_MDIX <<
  302. DP83867_MDI_CROSSOVER) |
  303. (dp83867->fifo_depth << DP83867_PHYCTRL_RXFIFO_SHIFT) |
  304. (dp83867->fifo_depth << DP83867_PHYCTRL_TXFIFO_SHIFT));
  305. phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_BISCR, 0x0);
  306. }
  307. if (phy_interface_is_rgmii(phydev)) {
  308. val = phy_read_mmd_indirect(phydev, DP83867_RGMIICTL,
  309. DP83867_DEVADDR, phydev->addr);
  310. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  311. val |= (DP83867_RGMII_TX_CLK_DELAY_EN |
  312. DP83867_RGMII_RX_CLK_DELAY_EN);
  313. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  314. val |= DP83867_RGMII_TX_CLK_DELAY_EN;
  315. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
  316. val |= DP83867_RGMII_RX_CLK_DELAY_EN;
  317. phy_write_mmd_indirect(phydev, DP83867_RGMIICTL,
  318. DP83867_DEVADDR, phydev->addr, val);
  319. delay = (dp83867->rx_id_delay |
  320. (dp83867->tx_id_delay << DP83867_RGMII_TX_CLK_DELAY_SHIFT));
  321. phy_write_mmd_indirect(phydev, DP83867_RGMIIDCTL,
  322. DP83867_DEVADDR, phydev->addr, delay);
  323. if (dp83867->io_impedance >= 0) {
  324. val = phy_read_mmd_indirect(phydev,
  325. DP83867_IO_MUX_CFG,
  326. DP83867_DEVADDR,
  327. phydev->addr);
  328. val &= ~DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL;
  329. val |= dp83867->io_impedance &
  330. DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL;
  331. phy_write_mmd_indirect(phydev, DP83867_IO_MUX_CFG,
  332. DP83867_DEVADDR, phydev->addr,
  333. val);
  334. }
  335. }
  336. if (dp83867->port_mirroring != DP83867_PORT_MIRRORING_KEEP)
  337. dp83867_config_port_mirroring(phydev);
  338. genphy_config_aneg(phydev);
  339. return 0;
  340. err_out:
  341. kfree(dp83867);
  342. return ret;
  343. }
  344. static struct phy_driver DP83867_driver = {
  345. .name = "TI DP83867",
  346. .uid = 0x2000a231,
  347. .mask = 0xfffffff0,
  348. .features = PHY_GBIT_FEATURES,
  349. .config = &dp83867_config,
  350. .startup = &genphy_startup,
  351. .shutdown = &genphy_shutdown,
  352. };
  353. int phy_ti_init(void)
  354. {
  355. phy_register(&DP83867_driver);
  356. return 0;
  357. }