cadence_qspi_apb.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800
  1. /*
  2. * Copyright (C) 2012 Altera Corporation <www.altera.com>
  3. * All rights reserved.
  4. *
  5. * Redistribution and use in source and binary forms, with or without
  6. * modification, are permitted provided that the following conditions are met:
  7. * - Redistributions of source code must retain the above copyright
  8. * notice, this list of conditions and the following disclaimer.
  9. * - Redistributions in binary form must reproduce the above copyright
  10. * notice, this list of conditions and the following disclaimer in the
  11. * documentation and/or other materials provided with the distribution.
  12. * - Neither the name of the Altera Corporation nor the
  13. * names of its contributors may be used to endorse or promote products
  14. * derived from this software without specific prior written permission.
  15. *
  16. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  17. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  18. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  19. * ARE DISCLAIMED. IN NO EVENT SHALL ALTERA CORPORATION BE LIABLE FOR ANY
  20. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  21. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  22. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  23. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  24. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  25. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  26. */
  27. #include <common.h>
  28. #include <asm/io.h>
  29. #include <linux/errno.h>
  30. #include <wait_bit.h>
  31. #include <spi.h>
  32. #include "cadence_qspi.h"
  33. #define CQSPI_REG_POLL_US (1) /* 1us */
  34. #define CQSPI_REG_RETRY (10000)
  35. #define CQSPI_POLL_IDLE_RETRY (3)
  36. #define CQSPI_FIFO_WIDTH (4)
  37. #define CQSPI_REG_SRAM_THRESHOLD_WORDS (50)
  38. /* Transfer mode */
  39. #define CQSPI_INST_TYPE_SINGLE (0)
  40. #define CQSPI_INST_TYPE_DUAL (1)
  41. #define CQSPI_INST_TYPE_QUAD (2)
  42. #define CQSPI_STIG_DATA_LEN_MAX (8)
  43. #define CQSPI_DUMMY_CLKS_PER_BYTE (8)
  44. #define CQSPI_DUMMY_BYTES_MAX (4)
  45. #define CQSPI_REG_SRAM_FILL_THRESHOLD \
  46. ((CQSPI_REG_SRAM_SIZE_WORD / 2) * CQSPI_FIFO_WIDTH)
  47. /****************************************************************************
  48. * Controller's configuration and status register (offset from QSPI_BASE)
  49. ****************************************************************************/
  50. #define CQSPI_REG_CONFIG 0x00
  51. #define CQSPI_REG_CONFIG_CLK_POL_LSB 1
  52. #define CQSPI_REG_CONFIG_CLK_PHA_LSB 2
  53. #define CQSPI_REG_CONFIG_ENABLE_MASK BIT(0)
  54. #define CQSPI_REG_CONFIG_DIRECT_MASK BIT(7)
  55. #define CQSPI_REG_CONFIG_DECODE_MASK BIT(9)
  56. #define CQSPI_REG_CONFIG_XIP_IMM_MASK BIT(18)
  57. #define CQSPI_REG_CONFIG_CHIPSELECT_LSB 10
  58. #define CQSPI_REG_CONFIG_BAUD_LSB 19
  59. #define CQSPI_REG_CONFIG_IDLE_LSB 31
  60. #define CQSPI_REG_CONFIG_CHIPSELECT_MASK 0xF
  61. #define CQSPI_REG_CONFIG_BAUD_MASK 0xF
  62. #define CQSPI_REG_RD_INSTR 0x04
  63. #define CQSPI_REG_RD_INSTR_OPCODE_LSB 0
  64. #define CQSPI_REG_RD_INSTR_TYPE_INSTR_LSB 8
  65. #define CQSPI_REG_RD_INSTR_TYPE_ADDR_LSB 12
  66. #define CQSPI_REG_RD_INSTR_TYPE_DATA_LSB 16
  67. #define CQSPI_REG_RD_INSTR_MODE_EN_LSB 20
  68. #define CQSPI_REG_RD_INSTR_DUMMY_LSB 24
  69. #define CQSPI_REG_RD_INSTR_TYPE_INSTR_MASK 0x3
  70. #define CQSPI_REG_RD_INSTR_TYPE_ADDR_MASK 0x3
  71. #define CQSPI_REG_RD_INSTR_TYPE_DATA_MASK 0x3
  72. #define CQSPI_REG_RD_INSTR_DUMMY_MASK 0x1F
  73. #define CQSPI_REG_WR_INSTR 0x08
  74. #define CQSPI_REG_WR_INSTR_OPCODE_LSB 0
  75. #define CQSPI_REG_DELAY 0x0C
  76. #define CQSPI_REG_DELAY_TSLCH_LSB 0
  77. #define CQSPI_REG_DELAY_TCHSH_LSB 8
  78. #define CQSPI_REG_DELAY_TSD2D_LSB 16
  79. #define CQSPI_REG_DELAY_TSHSL_LSB 24
  80. #define CQSPI_REG_DELAY_TSLCH_MASK 0xFF
  81. #define CQSPI_REG_DELAY_TCHSH_MASK 0xFF
  82. #define CQSPI_REG_DELAY_TSD2D_MASK 0xFF
  83. #define CQSPI_REG_DELAY_TSHSL_MASK 0xFF
  84. #define CQSPI_READLCAPTURE 0x10
  85. #define CQSPI_READLCAPTURE_BYPASS_LSB 0
  86. #define CQSPI_READLCAPTURE_DELAY_LSB 1
  87. #define CQSPI_READLCAPTURE_DELAY_MASK 0xF
  88. #define CQSPI_REG_SIZE 0x14
  89. #define CQSPI_REG_SIZE_ADDRESS_LSB 0
  90. #define CQSPI_REG_SIZE_PAGE_LSB 4
  91. #define CQSPI_REG_SIZE_BLOCK_LSB 16
  92. #define CQSPI_REG_SIZE_ADDRESS_MASK 0xF
  93. #define CQSPI_REG_SIZE_PAGE_MASK 0xFFF
  94. #define CQSPI_REG_SIZE_BLOCK_MASK 0x3F
  95. #define CQSPI_REG_SRAMPARTITION 0x18
  96. #define CQSPI_REG_INDIRECTTRIGGER 0x1C
  97. #define CQSPI_REG_REMAP 0x24
  98. #define CQSPI_REG_MODE_BIT 0x28
  99. #define CQSPI_REG_SDRAMLEVEL 0x2C
  100. #define CQSPI_REG_SDRAMLEVEL_RD_LSB 0
  101. #define CQSPI_REG_SDRAMLEVEL_WR_LSB 16
  102. #define CQSPI_REG_SDRAMLEVEL_RD_MASK 0xFFFF
  103. #define CQSPI_REG_SDRAMLEVEL_WR_MASK 0xFFFF
  104. #define CQSPI_REG_IRQSTATUS 0x40
  105. #define CQSPI_REG_IRQMASK 0x44
  106. #define CQSPI_REG_INDIRECTRD 0x60
  107. #define CQSPI_REG_INDIRECTRD_START_MASK BIT(0)
  108. #define CQSPI_REG_INDIRECTRD_CANCEL_MASK BIT(1)
  109. #define CQSPI_REG_INDIRECTRD_INPROGRESS_MASK BIT(2)
  110. #define CQSPI_REG_INDIRECTRD_DONE_MASK BIT(5)
  111. #define CQSPI_REG_INDIRECTRDWATERMARK 0x64
  112. #define CQSPI_REG_INDIRECTRDSTARTADDR 0x68
  113. #define CQSPI_REG_INDIRECTRDBYTES 0x6C
  114. #define CQSPI_REG_CMDCTRL 0x90
  115. #define CQSPI_REG_CMDCTRL_EXECUTE_MASK BIT(0)
  116. #define CQSPI_REG_CMDCTRL_INPROGRESS_MASK BIT(1)
  117. #define CQSPI_REG_CMDCTRL_DUMMY_LSB 7
  118. #define CQSPI_REG_CMDCTRL_WR_BYTES_LSB 12
  119. #define CQSPI_REG_CMDCTRL_WR_EN_LSB 15
  120. #define CQSPI_REG_CMDCTRL_ADD_BYTES_LSB 16
  121. #define CQSPI_REG_CMDCTRL_ADDR_EN_LSB 19
  122. #define CQSPI_REG_CMDCTRL_RD_BYTES_LSB 20
  123. #define CQSPI_REG_CMDCTRL_RD_EN_LSB 23
  124. #define CQSPI_REG_CMDCTRL_OPCODE_LSB 24
  125. #define CQSPI_REG_CMDCTRL_DUMMY_MASK 0x1F
  126. #define CQSPI_REG_CMDCTRL_WR_BYTES_MASK 0x7
  127. #define CQSPI_REG_CMDCTRL_ADD_BYTES_MASK 0x3
  128. #define CQSPI_REG_CMDCTRL_RD_BYTES_MASK 0x7
  129. #define CQSPI_REG_CMDCTRL_OPCODE_MASK 0xFF
  130. #define CQSPI_REG_INDIRECTWR 0x70
  131. #define CQSPI_REG_INDIRECTWR_START_MASK BIT(0)
  132. #define CQSPI_REG_INDIRECTWR_CANCEL_MASK BIT(1)
  133. #define CQSPI_REG_INDIRECTWR_INPROGRESS_MASK BIT(2)
  134. #define CQSPI_REG_INDIRECTWR_DONE_MASK BIT(5)
  135. #define CQSPI_REG_INDIRECTWRWATERMARK 0x74
  136. #define CQSPI_REG_INDIRECTWRSTARTADDR 0x78
  137. #define CQSPI_REG_INDIRECTWRBYTES 0x7C
  138. #define CQSPI_REG_CMDADDRESS 0x94
  139. #define CQSPI_REG_CMDREADDATALOWER 0xA0
  140. #define CQSPI_REG_CMDREADDATAUPPER 0xA4
  141. #define CQSPI_REG_CMDWRITEDATALOWER 0xA8
  142. #define CQSPI_REG_CMDWRITEDATAUPPER 0xAC
  143. #define CQSPI_REG_IS_IDLE(base) \
  144. ((readl(base + CQSPI_REG_CONFIG) >> \
  145. CQSPI_REG_CONFIG_IDLE_LSB) & 0x1)
  146. #define CQSPI_CAL_DELAY(tdelay_ns, tref_ns, tsclk_ns) \
  147. ((((tdelay_ns) - (tsclk_ns)) / (tref_ns)))
  148. #define CQSPI_GET_RD_SRAM_LEVEL(reg_base) \
  149. (((readl(reg_base + CQSPI_REG_SDRAMLEVEL)) >> \
  150. CQSPI_REG_SDRAMLEVEL_RD_LSB) & CQSPI_REG_SDRAMLEVEL_RD_MASK)
  151. #define CQSPI_GET_WR_SRAM_LEVEL(reg_base) \
  152. (((readl(reg_base + CQSPI_REG_SDRAMLEVEL)) >> \
  153. CQSPI_REG_SDRAMLEVEL_WR_LSB) & CQSPI_REG_SDRAMLEVEL_WR_MASK)
  154. static unsigned int cadence_qspi_apb_cmd2addr(const unsigned char *addr_buf,
  155. unsigned int addr_width)
  156. {
  157. unsigned int addr;
  158. addr = (addr_buf[0] << 16) | (addr_buf[1] << 8) | addr_buf[2];
  159. if (addr_width == 4)
  160. addr = (addr << 8) | addr_buf[3];
  161. return addr;
  162. }
  163. void cadence_qspi_apb_controller_enable(void *reg_base)
  164. {
  165. unsigned int reg;
  166. reg = readl(reg_base + CQSPI_REG_CONFIG);
  167. reg |= CQSPI_REG_CONFIG_ENABLE_MASK;
  168. writel(reg, reg_base + CQSPI_REG_CONFIG);
  169. return;
  170. }
  171. void cadence_qspi_apb_controller_disable(void *reg_base)
  172. {
  173. unsigned int reg;
  174. reg = readl(reg_base + CQSPI_REG_CONFIG);
  175. reg &= ~CQSPI_REG_CONFIG_ENABLE_MASK;
  176. writel(reg, reg_base + CQSPI_REG_CONFIG);
  177. return;
  178. }
  179. /* Return 1 if idle, otherwise return 0 (busy). */
  180. static unsigned int cadence_qspi_wait_idle(void *reg_base)
  181. {
  182. unsigned int start, count = 0;
  183. /* timeout in unit of ms */
  184. unsigned int timeout = 5000;
  185. start = get_timer(0);
  186. for ( ; get_timer(start) < timeout ; ) {
  187. if (CQSPI_REG_IS_IDLE(reg_base))
  188. count++;
  189. else
  190. count = 0;
  191. /*
  192. * Ensure the QSPI controller is in true idle state after
  193. * reading back the same idle status consecutively
  194. */
  195. if (count >= CQSPI_POLL_IDLE_RETRY)
  196. return 1;
  197. }
  198. /* Timeout, still in busy mode. */
  199. printf("QSPI: QSPI is still busy after poll for %d times.\n",
  200. CQSPI_REG_RETRY);
  201. return 0;
  202. }
  203. void cadence_qspi_apb_readdata_capture(void *reg_base,
  204. unsigned int bypass, unsigned int delay)
  205. {
  206. unsigned int reg;
  207. cadence_qspi_apb_controller_disable(reg_base);
  208. reg = readl(reg_base + CQSPI_READLCAPTURE);
  209. if (bypass)
  210. reg |= (1 << CQSPI_READLCAPTURE_BYPASS_LSB);
  211. else
  212. reg &= ~(1 << CQSPI_READLCAPTURE_BYPASS_LSB);
  213. reg &= ~(CQSPI_READLCAPTURE_DELAY_MASK
  214. << CQSPI_READLCAPTURE_DELAY_LSB);
  215. reg |= ((delay & CQSPI_READLCAPTURE_DELAY_MASK)
  216. << CQSPI_READLCAPTURE_DELAY_LSB);
  217. writel(reg, reg_base + CQSPI_READLCAPTURE);
  218. cadence_qspi_apb_controller_enable(reg_base);
  219. return;
  220. }
  221. void cadence_qspi_apb_config_baudrate_div(void *reg_base,
  222. unsigned int ref_clk_hz, unsigned int sclk_hz)
  223. {
  224. unsigned int reg;
  225. unsigned int div;
  226. cadence_qspi_apb_controller_disable(reg_base);
  227. reg = readl(reg_base + CQSPI_REG_CONFIG);
  228. reg &= ~(CQSPI_REG_CONFIG_BAUD_MASK << CQSPI_REG_CONFIG_BAUD_LSB);
  229. /*
  230. * The baud_div field in the config reg is 4 bits, and the ref clock is
  231. * divided by 2 * (baud_div + 1). Round up the divider to ensure the
  232. * SPI clock rate is less than or equal to the requested clock rate.
  233. */
  234. div = DIV_ROUND_UP(ref_clk_hz, sclk_hz * 2) - 1;
  235. /* ensure the baud rate doesn't exceed the max value */
  236. if (div > CQSPI_REG_CONFIG_BAUD_MASK)
  237. div = CQSPI_REG_CONFIG_BAUD_MASK;
  238. debug("%s: ref_clk %dHz sclk %dHz Div 0x%x, actual %dHz\n", __func__,
  239. ref_clk_hz, sclk_hz, div, ref_clk_hz / (2 * (div + 1)));
  240. reg |= (div << CQSPI_REG_CONFIG_BAUD_LSB);
  241. writel(reg, reg_base + CQSPI_REG_CONFIG);
  242. cadence_qspi_apb_controller_enable(reg_base);
  243. return;
  244. }
  245. void cadence_qspi_apb_set_clk_mode(void *reg_base,
  246. unsigned int clk_pol, unsigned int clk_pha)
  247. {
  248. unsigned int reg;
  249. cadence_qspi_apb_controller_disable(reg_base);
  250. reg = readl(reg_base + CQSPI_REG_CONFIG);
  251. reg &= ~(1 << CQSPI_REG_CONFIG_CLK_POL_LSB);
  252. reg &= ~(1 << CQSPI_REG_CONFIG_CLK_PHA_LSB);
  253. reg |= ((clk_pol & 0x1) << CQSPI_REG_CONFIG_CLK_POL_LSB);
  254. reg |= ((clk_pha & 0x1) << CQSPI_REG_CONFIG_CLK_PHA_LSB);
  255. writel(reg, reg_base + CQSPI_REG_CONFIG);
  256. cadence_qspi_apb_controller_enable(reg_base);
  257. return;
  258. }
  259. void cadence_qspi_apb_chipselect(void *reg_base,
  260. unsigned int chip_select, unsigned int decoder_enable)
  261. {
  262. unsigned int reg;
  263. cadence_qspi_apb_controller_disable(reg_base);
  264. debug("%s : chipselect %d decode %d\n", __func__, chip_select,
  265. decoder_enable);
  266. reg = readl(reg_base + CQSPI_REG_CONFIG);
  267. /* docoder */
  268. if (decoder_enable) {
  269. reg |= CQSPI_REG_CONFIG_DECODE_MASK;
  270. } else {
  271. reg &= ~CQSPI_REG_CONFIG_DECODE_MASK;
  272. /* Convert CS if without decoder.
  273. * CS0 to 4b'1110
  274. * CS1 to 4b'1101
  275. * CS2 to 4b'1011
  276. * CS3 to 4b'0111
  277. */
  278. chip_select = 0xF & ~(1 << chip_select);
  279. }
  280. reg &= ~(CQSPI_REG_CONFIG_CHIPSELECT_MASK
  281. << CQSPI_REG_CONFIG_CHIPSELECT_LSB);
  282. reg |= (chip_select & CQSPI_REG_CONFIG_CHIPSELECT_MASK)
  283. << CQSPI_REG_CONFIG_CHIPSELECT_LSB;
  284. writel(reg, reg_base + CQSPI_REG_CONFIG);
  285. cadence_qspi_apb_controller_enable(reg_base);
  286. return;
  287. }
  288. void cadence_qspi_apb_delay(void *reg_base,
  289. unsigned int ref_clk, unsigned int sclk_hz,
  290. unsigned int tshsl_ns, unsigned int tsd2d_ns,
  291. unsigned int tchsh_ns, unsigned int tslch_ns)
  292. {
  293. unsigned int ref_clk_ns;
  294. unsigned int sclk_ns;
  295. unsigned int tshsl, tchsh, tslch, tsd2d;
  296. unsigned int reg;
  297. cadence_qspi_apb_controller_disable(reg_base);
  298. /* Convert to ns. */
  299. ref_clk_ns = (1000000000) / ref_clk;
  300. /* Convert to ns. */
  301. sclk_ns = (1000000000) / sclk_hz;
  302. /* Plus 1 to round up 1 clock cycle. */
  303. tshsl = CQSPI_CAL_DELAY(tshsl_ns, ref_clk_ns, sclk_ns) + 1;
  304. tchsh = CQSPI_CAL_DELAY(tchsh_ns, ref_clk_ns, sclk_ns) + 1;
  305. tslch = CQSPI_CAL_DELAY(tslch_ns, ref_clk_ns, sclk_ns) + 1;
  306. tsd2d = CQSPI_CAL_DELAY(tsd2d_ns, ref_clk_ns, sclk_ns) + 1;
  307. reg = ((tshsl & CQSPI_REG_DELAY_TSHSL_MASK)
  308. << CQSPI_REG_DELAY_TSHSL_LSB);
  309. reg |= ((tchsh & CQSPI_REG_DELAY_TCHSH_MASK)
  310. << CQSPI_REG_DELAY_TCHSH_LSB);
  311. reg |= ((tslch & CQSPI_REG_DELAY_TSLCH_MASK)
  312. << CQSPI_REG_DELAY_TSLCH_LSB);
  313. reg |= ((tsd2d & CQSPI_REG_DELAY_TSD2D_MASK)
  314. << CQSPI_REG_DELAY_TSD2D_LSB);
  315. writel(reg, reg_base + CQSPI_REG_DELAY);
  316. cadence_qspi_apb_controller_enable(reg_base);
  317. return;
  318. }
  319. void cadence_qspi_apb_controller_init(struct cadence_spi_platdata *plat)
  320. {
  321. unsigned reg;
  322. cadence_qspi_apb_controller_disable(plat->regbase);
  323. /* Configure the device size and address bytes */
  324. reg = readl(plat->regbase + CQSPI_REG_SIZE);
  325. /* Clear the previous value */
  326. reg &= ~(CQSPI_REG_SIZE_PAGE_MASK << CQSPI_REG_SIZE_PAGE_LSB);
  327. reg &= ~(CQSPI_REG_SIZE_BLOCK_MASK << CQSPI_REG_SIZE_BLOCK_LSB);
  328. reg |= (plat->page_size << CQSPI_REG_SIZE_PAGE_LSB);
  329. reg |= (plat->block_size << CQSPI_REG_SIZE_BLOCK_LSB);
  330. writel(reg, plat->regbase + CQSPI_REG_SIZE);
  331. /* Configure the remap address register, no remap */
  332. writel(0, plat->regbase + CQSPI_REG_REMAP);
  333. /* Indirect mode configurations */
  334. writel((plat->sram_size/2), plat->regbase + CQSPI_REG_SRAMPARTITION);
  335. /* Disable all interrupts */
  336. writel(0, plat->regbase + CQSPI_REG_IRQMASK);
  337. cadence_qspi_apb_controller_enable(plat->regbase);
  338. return;
  339. }
  340. static int cadence_qspi_apb_exec_flash_cmd(void *reg_base,
  341. unsigned int reg)
  342. {
  343. unsigned int retry = CQSPI_REG_RETRY;
  344. /* Write the CMDCTRL without start execution. */
  345. writel(reg, reg_base + CQSPI_REG_CMDCTRL);
  346. /* Start execute */
  347. reg |= CQSPI_REG_CMDCTRL_EXECUTE_MASK;
  348. writel(reg, reg_base + CQSPI_REG_CMDCTRL);
  349. while (retry--) {
  350. reg = readl(reg_base + CQSPI_REG_CMDCTRL);
  351. if ((reg & CQSPI_REG_CMDCTRL_INPROGRESS_MASK) == 0)
  352. break;
  353. udelay(1);
  354. }
  355. if (!retry) {
  356. printf("QSPI: flash command execution timeout\n");
  357. return -EIO;
  358. }
  359. /* Polling QSPI idle status. */
  360. if (!cadence_qspi_wait_idle(reg_base))
  361. return -EIO;
  362. return 0;
  363. }
  364. /* For command RDID, RDSR. */
  365. int cadence_qspi_apb_command_read(void *reg_base,
  366. unsigned int cmdlen, const u8 *cmdbuf, unsigned int rxlen,
  367. u8 *rxbuf)
  368. {
  369. unsigned int reg;
  370. unsigned int read_len;
  371. int status;
  372. if (!cmdlen || rxlen > CQSPI_STIG_DATA_LEN_MAX || rxbuf == NULL) {
  373. printf("QSPI: Invalid input arguments cmdlen %d rxlen %d\n",
  374. cmdlen, rxlen);
  375. return -EINVAL;
  376. }
  377. reg = cmdbuf[0] << CQSPI_REG_CMDCTRL_OPCODE_LSB;
  378. reg |= (0x1 << CQSPI_REG_CMDCTRL_RD_EN_LSB);
  379. /* 0 means 1 byte. */
  380. reg |= (((rxlen - 1) & CQSPI_REG_CMDCTRL_RD_BYTES_MASK)
  381. << CQSPI_REG_CMDCTRL_RD_BYTES_LSB);
  382. status = cadence_qspi_apb_exec_flash_cmd(reg_base, reg);
  383. if (status != 0)
  384. return status;
  385. reg = readl(reg_base + CQSPI_REG_CMDREADDATALOWER);
  386. /* Put the read value into rx_buf */
  387. read_len = (rxlen > 4) ? 4 : rxlen;
  388. memcpy(rxbuf, &reg, read_len);
  389. rxbuf += read_len;
  390. if (rxlen > 4) {
  391. reg = readl(reg_base + CQSPI_REG_CMDREADDATAUPPER);
  392. read_len = rxlen - read_len;
  393. memcpy(rxbuf, &reg, read_len);
  394. }
  395. return 0;
  396. }
  397. /* For commands: WRSR, WREN, WRDI, CHIP_ERASE, BE, etc. */
  398. int cadence_qspi_apb_command_write(void *reg_base, unsigned int cmdlen,
  399. const u8 *cmdbuf, unsigned int txlen, const u8 *txbuf)
  400. {
  401. unsigned int reg = 0;
  402. unsigned int addr_value;
  403. unsigned int wr_data;
  404. unsigned int wr_len;
  405. if (!cmdlen || cmdlen > 5 || txlen > 8 || cmdbuf == NULL) {
  406. printf("QSPI: Invalid input arguments cmdlen %d txlen %d\n",
  407. cmdlen, txlen);
  408. return -EINVAL;
  409. }
  410. reg |= cmdbuf[0] << CQSPI_REG_CMDCTRL_OPCODE_LSB;
  411. if (cmdlen == 4 || cmdlen == 5) {
  412. /* Command with address */
  413. reg |= (0x1 << CQSPI_REG_CMDCTRL_ADDR_EN_LSB);
  414. /* Number of bytes to write. */
  415. reg |= ((cmdlen - 2) & CQSPI_REG_CMDCTRL_ADD_BYTES_MASK)
  416. << CQSPI_REG_CMDCTRL_ADD_BYTES_LSB;
  417. /* Get address */
  418. addr_value = cadence_qspi_apb_cmd2addr(&cmdbuf[1],
  419. cmdlen >= 5 ? 4 : 3);
  420. writel(addr_value, reg_base + CQSPI_REG_CMDADDRESS);
  421. }
  422. if (txlen) {
  423. /* writing data = yes */
  424. reg |= (0x1 << CQSPI_REG_CMDCTRL_WR_EN_LSB);
  425. reg |= ((txlen - 1) & CQSPI_REG_CMDCTRL_WR_BYTES_MASK)
  426. << CQSPI_REG_CMDCTRL_WR_BYTES_LSB;
  427. wr_len = txlen > 4 ? 4 : txlen;
  428. memcpy(&wr_data, txbuf, wr_len);
  429. writel(wr_data, reg_base +
  430. CQSPI_REG_CMDWRITEDATALOWER);
  431. if (txlen > 4) {
  432. txbuf += wr_len;
  433. wr_len = txlen - wr_len;
  434. memcpy(&wr_data, txbuf, wr_len);
  435. writel(wr_data, reg_base +
  436. CQSPI_REG_CMDWRITEDATAUPPER);
  437. }
  438. }
  439. /* Execute the command */
  440. return cadence_qspi_apb_exec_flash_cmd(reg_base, reg);
  441. }
  442. /* Opcode + Address (3/4 bytes) + dummy bytes (0-4 bytes) */
  443. int cadence_qspi_apb_indirect_read_setup(struct cadence_spi_platdata *plat,
  444. unsigned int cmdlen, unsigned int rx_width, const u8 *cmdbuf)
  445. {
  446. unsigned int reg;
  447. unsigned int rd_reg;
  448. unsigned int addr_value;
  449. unsigned int dummy_clk;
  450. unsigned int dummy_bytes;
  451. unsigned int addr_bytes;
  452. /*
  453. * Identify addr_byte. All NOR flash device drivers are using fast read
  454. * which always expecting 1 dummy byte, 1 cmd byte and 3/4 addr byte.
  455. * With that, the length is in value of 5 or 6. Only FRAM chip from
  456. * ramtron using normal read (which won't need dummy byte).
  457. * Unlikely NOR flash using normal read due to performance issue.
  458. */
  459. if (cmdlen >= 5)
  460. /* to cater fast read where cmd + addr + dummy */
  461. addr_bytes = cmdlen - 2;
  462. else
  463. /* for normal read (only ramtron as of now) */
  464. addr_bytes = cmdlen - 1;
  465. /* Setup the indirect trigger address */
  466. writel((u32)plat->ahbbase,
  467. plat->regbase + CQSPI_REG_INDIRECTTRIGGER);
  468. /* Configure the opcode */
  469. rd_reg = cmdbuf[0] << CQSPI_REG_RD_INSTR_OPCODE_LSB;
  470. if (rx_width & SPI_RX_QUAD)
  471. /* Instruction and address at DQ0, data at DQ0-3. */
  472. rd_reg |= CQSPI_INST_TYPE_QUAD << CQSPI_REG_RD_INSTR_TYPE_DATA_LSB;
  473. /* Get address */
  474. addr_value = cadence_qspi_apb_cmd2addr(&cmdbuf[1], addr_bytes);
  475. writel(addr_value, plat->regbase + CQSPI_REG_INDIRECTRDSTARTADDR);
  476. /* The remaining lenght is dummy bytes. */
  477. dummy_bytes = cmdlen - addr_bytes - 1;
  478. if (dummy_bytes) {
  479. if (dummy_bytes > CQSPI_DUMMY_BYTES_MAX)
  480. dummy_bytes = CQSPI_DUMMY_BYTES_MAX;
  481. rd_reg |= (1 << CQSPI_REG_RD_INSTR_MODE_EN_LSB);
  482. #if defined(CONFIG_SPL_SPI_XIP) && defined(CONFIG_SPL_BUILD)
  483. writel(0x0, plat->regbase + CQSPI_REG_MODE_BIT);
  484. #else
  485. writel(0xFF, plat->regbase + CQSPI_REG_MODE_BIT);
  486. #endif
  487. /* Convert to clock cycles. */
  488. dummy_clk = dummy_bytes * CQSPI_DUMMY_CLKS_PER_BYTE;
  489. /* Need to minus the mode byte (8 clocks). */
  490. dummy_clk -= CQSPI_DUMMY_CLKS_PER_BYTE;
  491. if (dummy_clk)
  492. rd_reg |= (dummy_clk & CQSPI_REG_RD_INSTR_DUMMY_MASK)
  493. << CQSPI_REG_RD_INSTR_DUMMY_LSB;
  494. }
  495. writel(rd_reg, plat->regbase + CQSPI_REG_RD_INSTR);
  496. /* set device size */
  497. reg = readl(plat->regbase + CQSPI_REG_SIZE);
  498. reg &= ~CQSPI_REG_SIZE_ADDRESS_MASK;
  499. reg |= (addr_bytes - 1);
  500. writel(reg, plat->regbase + CQSPI_REG_SIZE);
  501. return 0;
  502. }
  503. static u32 cadence_qspi_get_rd_sram_level(struct cadence_spi_platdata *plat)
  504. {
  505. u32 reg = readl(plat->regbase + CQSPI_REG_SDRAMLEVEL);
  506. reg >>= CQSPI_REG_SDRAMLEVEL_RD_LSB;
  507. return reg & CQSPI_REG_SDRAMLEVEL_RD_MASK;
  508. }
  509. static int cadence_qspi_wait_for_data(struct cadence_spi_platdata *plat)
  510. {
  511. unsigned int timeout = 10000;
  512. u32 reg;
  513. while (timeout--) {
  514. reg = cadence_qspi_get_rd_sram_level(plat);
  515. if (reg)
  516. return reg;
  517. udelay(1);
  518. }
  519. return -ETIMEDOUT;
  520. }
  521. int cadence_qspi_apb_indirect_read_execute(struct cadence_spi_platdata *plat,
  522. unsigned int n_rx, u8 *rxbuf)
  523. {
  524. unsigned int remaining = n_rx;
  525. unsigned int bytes_to_read = 0;
  526. int ret;
  527. writel(n_rx, plat->regbase + CQSPI_REG_INDIRECTRDBYTES);
  528. /* Start the indirect read transfer */
  529. writel(CQSPI_REG_INDIRECTRD_START_MASK,
  530. plat->regbase + CQSPI_REG_INDIRECTRD);
  531. while (remaining > 0) {
  532. ret = cadence_qspi_wait_for_data(plat);
  533. if (ret < 0) {
  534. printf("Indirect write timed out (%i)\n", ret);
  535. goto failrd;
  536. }
  537. bytes_to_read = ret;
  538. while (bytes_to_read != 0) {
  539. bytes_to_read *= CQSPI_FIFO_WIDTH;
  540. bytes_to_read = bytes_to_read > remaining ?
  541. remaining : bytes_to_read;
  542. /* Handle non-4-byte aligned access to avoid data abort. */
  543. if (((uintptr_t)rxbuf % 4) || (bytes_to_read % 4))
  544. readsb(plat->ahbbase, rxbuf, bytes_to_read);
  545. else
  546. readsl(plat->ahbbase, rxbuf, bytes_to_read >> 2);
  547. rxbuf += bytes_to_read;
  548. remaining -= bytes_to_read;
  549. bytes_to_read = cadence_qspi_get_rd_sram_level(plat);
  550. }
  551. }
  552. /* Check indirect done status */
  553. ret = wait_for_bit("QSPI", plat->regbase + CQSPI_REG_INDIRECTRD,
  554. CQSPI_REG_INDIRECTRD_DONE_MASK, 1, 10, 0);
  555. if (ret) {
  556. printf("Indirect read completion error (%i)\n", ret);
  557. goto failrd;
  558. }
  559. /* Clear indirect completion status */
  560. writel(CQSPI_REG_INDIRECTRD_DONE_MASK,
  561. plat->regbase + CQSPI_REG_INDIRECTRD);
  562. return 0;
  563. failrd:
  564. /* Cancel the indirect read */
  565. writel(CQSPI_REG_INDIRECTRD_CANCEL_MASK,
  566. plat->regbase + CQSPI_REG_INDIRECTRD);
  567. return ret;
  568. }
  569. /* Opcode + Address (3/4 bytes) */
  570. int cadence_qspi_apb_indirect_write_setup(struct cadence_spi_platdata *plat,
  571. unsigned int cmdlen, const u8 *cmdbuf)
  572. {
  573. unsigned int reg;
  574. unsigned int addr_bytes = cmdlen > 4 ? 4 : 3;
  575. if (cmdlen < 4 || cmdbuf == NULL) {
  576. printf("QSPI: iInvalid input argument, len %d cmdbuf 0x%08x\n",
  577. cmdlen, (unsigned int)cmdbuf);
  578. return -EINVAL;
  579. }
  580. /* Setup the indirect trigger address */
  581. writel((u32)plat->ahbbase,
  582. plat->regbase + CQSPI_REG_INDIRECTTRIGGER);
  583. /* Configure the opcode */
  584. reg = cmdbuf[0] << CQSPI_REG_WR_INSTR_OPCODE_LSB;
  585. writel(reg, plat->regbase + CQSPI_REG_WR_INSTR);
  586. /* Setup write address. */
  587. reg = cadence_qspi_apb_cmd2addr(&cmdbuf[1], addr_bytes);
  588. writel(reg, plat->regbase + CQSPI_REG_INDIRECTWRSTARTADDR);
  589. reg = readl(plat->regbase + CQSPI_REG_SIZE);
  590. reg &= ~CQSPI_REG_SIZE_ADDRESS_MASK;
  591. reg |= (addr_bytes - 1);
  592. writel(reg, plat->regbase + CQSPI_REG_SIZE);
  593. return 0;
  594. }
  595. int cadence_qspi_apb_indirect_write_execute(struct cadence_spi_platdata *plat,
  596. unsigned int n_tx, const u8 *txbuf)
  597. {
  598. unsigned int page_size = plat->page_size;
  599. unsigned int remaining = n_tx;
  600. unsigned int write_bytes;
  601. int ret;
  602. /* Configure the indirect read transfer bytes */
  603. writel(n_tx, plat->regbase + CQSPI_REG_INDIRECTWRBYTES);
  604. /* Start the indirect write transfer */
  605. writel(CQSPI_REG_INDIRECTWR_START_MASK,
  606. plat->regbase + CQSPI_REG_INDIRECTWR);
  607. while (remaining > 0) {
  608. write_bytes = remaining > page_size ? page_size : remaining;
  609. /* Handle non-4-byte aligned access to avoid data abort. */
  610. if (((uintptr_t)txbuf % 4) || (write_bytes % 4))
  611. writesb(plat->ahbbase, txbuf, write_bytes);
  612. else
  613. writesl(plat->ahbbase, txbuf, write_bytes >> 2);
  614. ret = wait_for_bit("QSPI", plat->regbase + CQSPI_REG_SDRAMLEVEL,
  615. CQSPI_REG_SDRAMLEVEL_WR_MASK <<
  616. CQSPI_REG_SDRAMLEVEL_WR_LSB, 0, 10, 0);
  617. if (ret) {
  618. printf("Indirect write timed out (%i)\n", ret);
  619. goto failwr;
  620. }
  621. txbuf += write_bytes;
  622. remaining -= write_bytes;
  623. }
  624. /* Check indirect done status */
  625. ret = wait_for_bit("QSPI", plat->regbase + CQSPI_REG_INDIRECTWR,
  626. CQSPI_REG_INDIRECTWR_DONE_MASK, 1, 10, 0);
  627. if (ret) {
  628. printf("Indirect write completion error (%i)\n", ret);
  629. goto failwr;
  630. }
  631. /* Clear indirect completion status */
  632. writel(CQSPI_REG_INDIRECTWR_DONE_MASK,
  633. plat->regbase + CQSPI_REG_INDIRECTWR);
  634. return 0;
  635. failwr:
  636. /* Cancel the indirect write */
  637. writel(CQSPI_REG_INDIRECTWR_CANCEL_MASK,
  638. plat->regbase + CQSPI_REG_INDIRECTWR);
  639. return ret;
  640. }
  641. void cadence_qspi_apb_enter_xip(void *reg_base, char xip_dummy)
  642. {
  643. unsigned int reg;
  644. /* enter XiP mode immediately and enable direct mode */
  645. reg = readl(reg_base + CQSPI_REG_CONFIG);
  646. reg |= CQSPI_REG_CONFIG_ENABLE_MASK;
  647. reg |= CQSPI_REG_CONFIG_DIRECT_MASK;
  648. reg |= CQSPI_REG_CONFIG_XIP_IMM_MASK;
  649. writel(reg, reg_base + CQSPI_REG_CONFIG);
  650. /* keep the XiP mode */
  651. writel(xip_dummy, reg_base + CQSPI_REG_MODE_BIT);
  652. /* Enable mode bit at devrd */
  653. reg = readl(reg_base + CQSPI_REG_RD_INSTR);
  654. reg |= (1 << CQSPI_REG_RD_INSTR_MODE_EN_LSB);
  655. writel(reg, reg_base + CQSPI_REG_RD_INSTR);
  656. }